<table>
<thead>
<tr>
<th>Rev #</th>
<th>Date</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>30 Jan 2007</td>
<td>Initial Release</td>
</tr>
<tr>
<td>2.0</td>
<td>17 Jul 2007</td>
<td>Modifications/Additions for DDR3 Support</td>
</tr>
<tr>
<td>2.0</td>
<td>21 Nov 2007</td>
<td>Additional modifications/additions for DDR3 support. Added read and write leveling. Changes approved by the Technical Committee for DDR3 support.</td>
</tr>
<tr>
<td>2.0</td>
<td>21 Dec 2007</td>
<td>Removed references to data eye training for PHY Evaluation mode, added a gate training-specific mode signal, corrected references and clarified read training.</td>
</tr>
<tr>
<td>2.0</td>
<td>11 Jan 2008</td>
<td>Modified wording; standardized notations in figures, clarified terminology for read and write leveling.</td>
</tr>
<tr>
<td>2.0</td>
<td>26 Mar 2008</td>
<td>Added timing parameter t\text{rdlvl_en} and t\text{wrlvl_en}, signal dfi_rdlvl_edge</td>
</tr>
<tr>
<td>2.1</td>
<td>2 Oct 2008</td>
<td>Added initial LPDDR2 support and corrected minor errors from 2.0 release</td>
</tr>
<tr>
<td>2.1</td>
<td>24 Nov 2008</td>
<td>Added frequency change protocol, signal timing definitions, t\text{rdlvl_load} and t\text{wrlvl_load} timing parameters and adjusted diagrams accordingly</td>
</tr>
<tr>
<td>2.1</td>
<td>30 Jan 2009</td>
<td>Added DFI logo</td>
</tr>
<tr>
<td>2.1</td>
<td>31 Mar 2009</td>
<td>Updated width of dfi_rdlvl_edge, corrected erroneous figures, updated t\text{rdlvl_en} and t\text{wrlvl_en} definitions</td>
</tr>
<tr>
<td>2.1</td>
<td>20 May 2009</td>
<td>Added low power control interface, modified leveling request signal description to include frequency change, added dfi_data_byte_disable signal and t\text{phy_wrdata} timing parameters. Added DIMM support to the status interface and updated frequency ratios from an example to a defined method. Updated frequency ratios information for new proposals, modified default values and requirements for some training interface signals, incorporated LPDDR2 training operations changes</td>
</tr>
<tr>
<td>2.1</td>
<td>22 Jun 2009</td>
<td>Expanded frequency ratio information to include vectored read data, expanded use of dfi_init_start, added timing diagrams for 1:4 frequency ratio systems</td>
</tr>
<tr>
<td>2.1.1</td>
<td>23 Mar 2010</td>
<td>Added reference to the parity interface to the Overview. Changed dfi_parity_in signal to have a phase index. Modified description of dfi_freq_ratio signal to make it optional except for MCs/PHYs that support multiple frequency ratios. Expanded figure 32 into two figures to represent odd and even timing parameters.</td>
</tr>
<tr>
<td>2.1.1</td>
<td>01 Apr 2010</td>
<td>Changed minimum value for t\text{lp_wakeup}</td>
</tr>
<tr>
<td>2.1.1</td>
<td>20 Apr 2010</td>
<td>Corrected figure 3 timing violation. Corrected erroneous sentence for 2T timing. Corrected figure 35 t\text{phy_wrlat} timing. Correct incorrect references to t\text{phy_wrlat} in frequency ratio read examples.</td>
</tr>
</tbody>
</table>
2.1.1 27 May 2010  Added Figure 4 and text to explain differences between Figure 3 and 4.
2.1.1 09 Jun 2010  Modified text in dfi_init_start and surrounding figures 3 and 4 for more clarity.
3.0 21 May 2012  Added DDR4 DRAM support for: CRC, CA parity timing, CRC and CA parity errors, DBI, leveling support, and CA modifications. Added DFI read data rotation clarification, read data pointer resynchronization, independent timing of DFI read data valid per data slice, data path chip select, error interface, and programmable parameters. Renamed PHY evaluation mode. Removed MC evaluation mode and tphy_wrdelay timing parameter. Added support for refresh during training, multiple CS training, enhancements to the update interface and the idle bus definition.

Proprietary Notice

No part of this document may be copied or reproduced in any form or by any means without prior written consent of Cadence.

Cadence makes no warranties with respect to this documentation and disclaims any implied warranties of merchantability or fitness for a particular purpose. Information in this document is subject to change without notice. Cadence assumes no responsibility for any errors that may appear in this document.

Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy, or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

© 2012 Cadence Design Systems, Inc. All rights reserved worldwide. Portions of this material are © JEDEC Solid State Technology Association. All rights reserved. Reprinted with permission.

RESTRICTED RIGHTS LEGEND

Use, duplication, or disclosure by the Government is subject to restrictions as set forth in subparagraphs (c)(1)(ii) of the Rights in Technical Data and Computer Software clause at DFARS 252.227-7013.

Destination Control Statement

All technical data contained in this product is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

Trademarks

Cadence and the Cadence logo are registered trademarks of Cadence Design Systems, Inc.

All other products or brand names mentioned are trademarks or registered trademarks of their respective holders.

End User License Agreement

1. Subject to the provisions of Clauses 2, 3, 4, 5 and 6, Cadence hereby grants to licensee ("Licensee") a perpetual, nonexclusive, nontransferable, royalty free, worldwide copyright license to use and copy the DFI (DDR PHY Interface) specification (the "DFI Specification") for the purpose of developing, having developed, manufacturing, having manufactured, offering to sell, selling, supplying or otherwise distributing products which comply with the DFI Specification.
2. THE DFI SPECIFICATION IS PROVIDED "AS IS" WITH NO WARRANTIES EXPRESS, IMPLIED OR STATUTORY, INCLUDING BUT NOT LIMITED TO ANY WARRANTY OF SATISFACTORY QUALITY, MERCHANTABILITY, NONINFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE.

3. No license, express, implied or otherwise, is granted to Licensee, under the provisions of Clause 1, to use Cadence's or any other person or entity participating in the development of the DFI Specification listed herein (individually "Participant," collectively "Participants") trade name, or trademarks in connection with the DFI Specification or any products based thereon. Nothing in Clause 1 shall be construed as authority for Licensee to make any representations on behalf of Cadence or the other Participants in respect of the DFI Specification.

4. NOTWITHSTANDING ANYTHING ELSE WILL CADENCE'S TOTAL AGGREGATE LIABILITY FOR ANY CLAIM, SUIT, PROCEEDING OR OTHERWISE, RELATING IN ANYWAY TO THE DFI SPECIFICATION EXCEED $1.00USD.

5. NOTWITHSTANDING ANYTHING ELSE WILL ANY PARTICIPANT'S TOTAL AGGREGATE LIABILITY FOR ANY CLAIM, SUIT, PROCEEDING OR OTHERWISE, RELATING IN ANYWAY TO THE DFI SPECIFICATION EXCEED $1.00USD.

6. Licensee agrees that Cadence and the Participants may use, copy, modify, reproduce and distribute any written comments or suggestions ("Communications") provided regarding the DFI Specification by Licensee and that Licensee will not claim any proprietary rights in the DFI Specification, or implementations thereof by any Participant or third party, as a result of the use of the Communications in developing or changing the DFI Specification. Cadence and the participants will have no confidentiality obligations with respect to the Communications and Licensee will not include any confidential information of Licensee or any third party in any Communications.

Participants

ARM    Cadence    Intel    LSI    Samsung    ST    Synopsys
## CONTENTS

### 1.0 Overview

### 2.0 Architecture

### 3.0 Interface Signal Groups

#### 3.1 Control Interface

#### 3.2 Write Data Interface

##### 3.2.1 Write Data Mask/Write DBI

##### 3.2.2 Write Data Chip Select

##### 3.2.3 Write Data CRC

##### 3.2.4 Frequency Ratio

#### 3.3 Read Data Interface

##### 3.3.1 Read DBI

##### 3.3.2 Read Data Chip Select

##### 3.3.3 Read Data Valid

##### 3.3.4 Frequency Ratio

#### 3.4 Update Interface

#### 3.5 Status Interface

##### 3.5.1 Initialization

##### 3.5.2 Clock Disabling

##### 3.5.3 Frequency Ratio

##### 3.5.4 Frequency Change

##### 3.5.5 CRC and CA Parity

#### 3.6 DFI Training Interface

##### 3.6.1 Read Training Support

##### 3.6.2 Write Leveling Support

##### 3.6.3 dfi_lvl_pattern Encoding

##### 3.6.4 Periodic Training Flag

#### 3.7 Low Power Control Interface

#### 3.8 Error Interface

### 4.0 Functional Use

#### 4.1 Initialization

#### 4.2 Control Signals

#### 4.3 Data Bus Inversion

#### 4.4 Write Transactions

##### 4.4.1 Write Transaction Sequence

##### 4.4.2 DBI - Write

##### 4.4.3 Cyclic Redundancy Check

##### 4.4.3.1 MC CRC Support (phycrc_mode ==0)

##### 4.4.3.2 PHY CRC Support (phycrc_mode ==1)

##### 4.4.3.3 Burst Chop 4 with PHY CRC Support (phycrc_mode ==1)

#### 4.5 Read Transactions

---

**DDR PHY Interface, Version 3.0**

May 18, 2012

Copyright 1995-2012, Cadence Design Systems, Inc.
<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.5.1 Read Transaction Sequence</td>
<td>80</td>
</tr>
<tr>
<td>4.5.2 DBI - Read</td>
<td>86</td>
</tr>
<tr>
<td>4.5.2.1 MC DBI Support (PHY_DBI_MODEphydbi_mode==0)</td>
<td>86</td>
</tr>
<tr>
<td>4.5.2.2 PHY DBI Support (phydbi_mode==1)</td>
<td>87</td>
</tr>
<tr>
<td>4.6 PHY Update</td>
<td>87</td>
</tr>
<tr>
<td>4.6.1 MC-Initiated Update</td>
<td>87</td>
</tr>
<tr>
<td>4.6.2 PHY-Initiated Update</td>
<td>88</td>
</tr>
<tr>
<td>4.6.3 DFI Idle</td>
<td>89</td>
</tr>
<tr>
<td>4.7 DFI Clock Disabling</td>
<td>90</td>
</tr>
<tr>
<td>4.8 Frequency Ratios Across the DFI</td>
<td>91</td>
</tr>
<tr>
<td>4.8.1 Frequency Ratio Clock Definition</td>
<td>92</td>
</tr>
<tr>
<td>4.8.2 Interface Signals with Frequency Ratio Systems</td>
<td>92</td>
</tr>
<tr>
<td>4.8.3 Write Data Interface in Frequency Ratio Systems</td>
<td>96</td>
</tr>
<tr>
<td>4.8.4 Read Data Interface in Frequency Ratio Systems</td>
<td>98</td>
</tr>
<tr>
<td>4.8.4.1 DFI Read Data Rotation</td>
<td>105</td>
</tr>
<tr>
<td>4.8.4.1.1 Read Data Resynchronization</td>
<td>109</td>
</tr>
<tr>
<td>4.9 Frequency Change</td>
<td>109</td>
</tr>
<tr>
<td>4.9.1 Frequency Change Protocol - Acknowledged</td>
<td>110</td>
</tr>
<tr>
<td>4.9.2 Frequency Change Protocol - Not Acknowledged</td>
<td>111</td>
</tr>
<tr>
<td>4.10 Parity</td>
<td>111</td>
</tr>
<tr>
<td>4.10.1 CA Parity Timing</td>
<td>112</td>
</tr>
<tr>
<td>4.10.2 CA and CRC Parity Errors</td>
<td>113</td>
</tr>
<tr>
<td>4.10.2.1 CA and CRC Parity Errors in Frequency Ratio Systems</td>
<td>113</td>
</tr>
<tr>
<td>4.11 DFI Training Operations</td>
<td>114</td>
</tr>
<tr>
<td>4.11.1 Initiating a Training Operation</td>
<td>116</td>
</tr>
<tr>
<td>4.11.2 Read Training</td>
<td>117</td>
</tr>
<tr>
<td>4.11.3 Write Leveling</td>
<td>120</td>
</tr>
<tr>
<td>4.11.4 dfi_lvl_pattern Encoding</td>
<td>121</td>
</tr>
<tr>
<td>4.11.5 Support for Non-data Commands During Training</td>
<td>123</td>
</tr>
<tr>
<td>4.12 Low Power Control Handshaking</td>
<td>125</td>
</tr>
<tr>
<td>4.13 Error Signaling</td>
<td>127</td>
</tr>
<tr>
<td>4.13.1 Error Code Definitions</td>
<td>128</td>
</tr>
<tr>
<td>5.0 Signal Timing</td>
<td>128</td>
</tr>
<tr>
<td>6.0 Glossary</td>
<td>133</td>
</tr>
</tbody>
</table>
LIST OF TABLES

TABLE 1. Interface Groups .................................................. 13
TABLE 2. DFI Signal Requirements ........................................ 19
TABLE 3. Bit Definitions of the dfi_address bus for LPDDR2 ............. 26
TABLE 4. Control Signals ................................................... 27
TABLE 5. Control Timing Parameters ....................................... 28
TABLE 6. Write Data Signals ............................................... 31
TABLE 7. Write Data Timing Parameters ................................... 32
TABLE 8. Write Data Programmable Parameters .......................... 33
TABLE 9. Read Data Signals ............................................... 35
TABLE 10. Read Data Timing Parameters ................................ 36
TABLE 11. Read Data Programmable Parameter .......................... 37
TABLE 12. Update Interface Signals ....................................... 38
TABLE 13. Update Timing Parameters ...................................... 40
TABLE 14. Status Interface Signals ......................................... 43
TABLE 15. Status Timing Parameters ...................................... 46
TABLE 16. Training Interface Signals ...................................... 49
TABLE 17. Training Interface Timing Parameters .......................... 52
TABLE 18. DFI Training Programmable Parameters ....................... 53
TABLE 19. Low Power Control Interface Signals .......................... 55
TABLE 20. Low Power Control Timing Parameters ......................... 57
TABLE 21. Error Signals .................................................... 58
TABLE 22. Error Timing Parameter .......................................... 58
TABLE 23. Systems Requiring CRC Support ................................ 74
TABLE 24. dfi_alert_n Signal With Matched and Frequency Ratio Systems 113
TABLE 25. DDR4 Encoding of dfi_lvl_pattern .............................. 123
TABLE 26. Error Codes ...................................................... 128
TABLE 27. Signal Group Divisions .......................................... 130
TABLE 28. Glossary of Terms ............................................... 133
LIST OF FIGURES

FIGURE 1. Block Diagram of Interface Signals: Control, Write, Read, Update and Status ..................................... 17
FIGURE 2. Block Diagram of Interface Signals: Training, Low Power Control and Error ................................. 18
FIGURE 3. Dependency on dfi_init_complete ......................................................................................................... 60
FIGURE 4. System Setting Signals - dfi_init_start Asserts Before dfi_init_complete ........................................... 61
FIGURE 5. System Setting Signals - dfi_init_start Asserts After dfi_init_complete ............................................. 61
FIGURE 6. DFI Control Interface Signal Relationships .......................................................................................... 63
FIGURE 7. Example of tcmd_lat (tcmd_lat=1, tphy_wrlat=2) ............................................................................ 64
FIGURE 8. Back-to-Back Writes (DRAM Burst of 4: tphy_wrlat=0, tphy_wrdata=1) ........................................ 68
FIGURE 9. Back-to-Back Interrupted Contiguous Writes (DRAM Burst of 8: tphy_wrlat=3, tphy_wrdata=2) .... 69
FIGURE 10. Back-to-Back Writes (DRAM Burst of 8: tphy_wrlat=4, tphy_wrdata=4) ..................................... 70
FIGURE 11. Two Independent Writes (DRAM Burst of 4: tphy_wrlat=0, tphy_wrdata=1) ............................. 71
FIGURE 12. Two Independent Writes (DRAM Burst of 4: tphy_wrlat=3, tphy_wrdata=1) ............................. 71
FIGURE 13. Two Independent Writes (DRAM Burst of 8: tphy_wrlat=3, tphy_wrdata=3) .............................. 72
FIGURE 14. Two Independent Writes (DRAM Burst of 4: tphy_wrlat=3, tphy_wrdata=4) .............................. 72
FIGURE 15. Write Commands Utilizing dfi_wrdata Cs_n ..................................................................................... 73
FIGURE 16. DFI Write Data Bus for MC CRC Support Mode (Two Bursts starting in Phase 0) ......................... 75
FIGURE 17. DFI Write Data Bus for MC CRC Support Mode (Two Back-to-Back Bursts) .............................. 76
FIGURE 18. DFI Write Data Bus for PHY CRC Support Mode ............................................................................. 78
FIGURE 19. DFI Write Data Bus for PHY CRC Support Mode with Burst Chop ................................................. 79
FIGURE 20. Single Read Transaction of 2 Data Words ......................................................................................... 81
FIGURE 21. Single Read Transaction of 4 Data Words ......................................................................................... 82
FIGURE 22. Back-to-Back Read Transactions with First Read Burst Interrupted (DDR1 Example BL=8) ....... 82
FIGURE 23. Two Independent Read Transactions (DDR1 Example) ................................................................. 83
FIGURE 24. Two Independent Read Transactions (DDR2 Example) ................................................................. 83
FIGURE 25. Two Independent Read Transactions (DDR2 Example) ................................................................. 84
FIGURE 26. Two Independent Read Transactions (DDR3 Example) ................................................................. 84
FIGURE 27. Example MRR Transactions with LPDDR2 .................................................................................... 85
FIGURE 28. DFI Read Data Transfer Illustrating dfi_rddata_valid Definition .................................................. 85
FIGURE 59. Write Leveling in DFI Training Mode .............................................. 121
FIGURE 60. dfi_lvl_pattern Timing ................................................................. 122
FIGURE 61. Refresh Execution During Read Training Operation ..................... 124
FIGURE 62. Refresh Execution During Read Training Operation With Completion Response ........ 125
FIGURE 63. Low Power Control Handshaking Timing Diagram ....................... 126
FIGURE 64. Low Power Control Request with No Response ............................ 126
FIGURE 65. Low Power Control Handshaking Timing Diagram with Multiple Wakeup Times ...... 127
FIGURE 66. Example of Error Condition ......................................................... 128
1.0 Overview

The DDR PHY Interface (DFI) is an interface protocol that defines the signals, timing parameters, and programmable parameters required to transfer control information and data over the DFI, to and from the DRAM devices, and between the MC and the PHY. The programmable parameters are options defined by the MC, PHY, or system and programmed into the MC and/or the PHY. DFI applies to: DDR4, DDR3, DDR2, DDR1, LPDDR2 and LPDDR1 DRAMs.

The DFI protocol does not encompass all of the features of the MC or the PHY, nor does the protocol put any restrictions on how the MC or the PHY interface to other aspects of the system.

This specification is organized by the interface groups listed in Table 1.

<table>
<thead>
<tr>
<th>Interface Group</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Control</td>
<td>Required to drive the address, command, and control signals to the DRAM devices.</td>
</tr>
<tr>
<td>Write Data</td>
<td>Used to send write and receive valid read data across the DFI.</td>
</tr>
<tr>
<td>Read Data</td>
<td></td>
</tr>
<tr>
<td>Update</td>
<td>Provides an ability for the MC or the PHY to interrupt and idle the DFI.</td>
</tr>
<tr>
<td>Status</td>
<td>Used for system initialization, feature support, and to control the presence of valid clocks to the DRAM interface.</td>
</tr>
<tr>
<td>Training</td>
<td>Used to execute gate training, read data eye training, and write leveling operations.</td>
</tr>
<tr>
<td>Low Power Control</td>
<td>Allows the PHY to enter power-saving modes.</td>
</tr>
<tr>
<td>Error</td>
<td>Used to communicate error information from the PHY to the MC.</td>
</tr>
</tbody>
</table>

Within each interface group are signals and parameters. Some signals are applicable only to certain DRAM types. All of the DFI signals must use the corresponding parameters.

The DFI signals associated with each interface group, and the device originating the signal, are shown in Figure 1, “Block Diagram of Interface Signals: Control, Write, Read, Update and Status,” on page 17, and Figure 2, “Block Diagram of Interface Signals: Training, Low Power Control and Error,” on page 18. The signal requirements and parameters associated with each signal are listed in Table 2, “DFI Signal Requirements,” on page 19. Other signals may exist between the MC and the PHY for a particular implementation.
Changes in the DFI protocol between versions may result in incompatibilities between MCs and PHYs which were designed to adhere to different versions of the DFI specification. If using devices designed for different versions of the DFI specification, review the changes associated with the corresponding versions and ensure changes will not interfere with interoperability in a specific configuration.

All figures are provided for illustrative purposes only. Timing diagrams may illustrate condensed or otherwise unrealistic signal timing.

A glossary of terminology used in this specification can be found in Table 28, “Glossary of Terms,” on page 131.
2.0 Architecture

The DFI specification requires a DFI clock and DFI-defined signals that must be driven directly by registers referenced to a rising edge of the DFI clock. There are no rules dictating the source of the DFI clock, nor are there restrictions on how the DFI-defined signals are received. For DFI interoperability between the MC and the PHY, ensure compatibility in:

- Signal widths
- Interconnect timing
- Timing parameters
- Frequency ratio
- Function

Interconnect timing compatibility between the MC and the PHY at target frequencies is determined by the specification of the output timing for signals driven and the setup and hold requirements to receive these signals on the DFI per device, as defined by the device.

The DFI specification does not dictate absolute latencies or a fixed range of values that must be supported by each device. Certain DFI timing parameters can be specified as fixed values, maximum values, or as constants based on other values in the system.

DFI timing parameters must be held constant while commands are being executed on the DFI bus; however, if necessary, DFI timing parameters may be changed during a frequency change or while the bus is in the idle state. For more information on timing, refer to Section 5.0, “Signal Timing,” on page 127.

The DFI specification identifies the DFI signals relevant to a specific implementation based upon support for specific DRAM device(s), optional features, and frequency ratio. For more information on which signals are relevant to a specific implementation, refer to Table 2, “DFI Signal Requirements,” on page 19.

The MC and the PHY must operate at a common frequency ratio. For matched frequency systems, the DFI write data bus width is generally twice the width of the DRAM data bus. For frequency ratio systems, the DFI write data bus width will be multiplied proportional to the frequency ratio to allow the MC to send all of the DRAM-required write data to the PHY in a single DFI clock cycle. The write data must be delivered with the DFI data words aligned in ascending order.

- In a matched frequency system, the MC and the PHY operate with a 1:1 ratio.
- In a frequency ratio system, the MC and the PHY operate with a common frequency ratio of 1:2 or 1:4; the PHY must be able to accept a command on any and all phases. The frequency ratio depends on the relationship of the reference clocks for the MC and the PHY.

Phase-specific signals with a suffix of “_pN”, with the phase number N (e.g., dfi_wrdata_pN), replace the matched frequency signals for the control, write data,
read data, and status interface signals. Phase-specific signals allow the MC to drive multiple commands in a single clock cycle.

Data word-specific signals with a suffix of “_wN”, with the DFI data word number N (e.g., \texttt{dfi_rddata_wN}), replace the matched frequency signals for the read interface to distinguish how DRAM words are transferred across the DFI bus.

Variable pulse width-specific signals with a suffix of “aN”, with the PHY clock cycle N (e.g., \texttt{dfi_alert_n_aN}), replace the matched frequency signals for the status interface to maintain the pulse width during transmission of error signals from the memory system to the PHY.

For all signal types, the suffix for phase 0/data word 0/clock cycle 0 is optional.

For more information on frequency ratios, refer to Section 4.8, “Frequency Ratios Across the DFI”.


The DRAM type and system configuration determine the types of training available to a system; a system may or may not utilize each type of training. If training is supported, the system may utilize DFI training or support a different training method.

The DFI signals associated with control/write data/read data/update/status interface groups, and the device originating the signals, are listed functionally within each interface group in Figure 1, “Block Diagram of Interface Signals: Control, Write, Read, Update and Status,” on page 17. The DFI signals associated with the training/low power/error interface groups, and the device originating the signals, are listed functionally within each interface group in Figure 2, “Block Diagram of Interface Signals: Training, Low Power Control and Error,” on page 18.
### FIGURE 1.

**Block Diagram of Interface Signals: Control, Write, Read, Update and Status**

<table>
<thead>
<tr>
<th>Control Interface</th>
<th></th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_address</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_bank</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_ras_n</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_we_n</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_act_n</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_bg</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_cid</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_cke</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_odt</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_reset_n</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Write Data Interface</th>
<th></th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_wrdata_en</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_wrdata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_wrdata_cs_n</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_wrdata_mask</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Read Data Interface</th>
<th></th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_rddata_en</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_cs_n</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Update Interface</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_ctrlupd_req</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_phyupd_ack</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Status Interface</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_data_byte_disable</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_dram_clk_disable</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_freq_ratio</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_init_start</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_parity_in</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_init_complete</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_alert_n</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Used by all DRAMs.
2. Optional suffix for frequency ratio systems.
3. Used with DDR4, DDR3, DDR2, DDR1 and LPDDR1 DRAMs.
4. Used with DDR4 DRAMs only.
5. Used with DDR4, DDR3 and DDR2 DRAMs.
6. Used with LPDDR2 DRAM only.
7. Dual-function signal. In DDR4 systems with write DBI enabled, the signal transforms from a mask to a write DBI signal.
8. Used with DDR4, DDR3 and LPDDR2 DRAMs.
9. Used with DDR4 and DDR3 DRAMs.

*Italicized text indicates that the phase/word/cycle is optional.*
FIGURE 2. Block Diagram of Interface Signals: Training, Low Power Control and Error

1. Used with all DRAMs.
2. Optional suffix for frequency ratio systems.
3. Used with DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.
4. Used with DDR4 DRAMs only.
5. Used with DDR4, DDR3 and DDR2 DRAMs.
6. Used with LPDDR2 DRAM only.
7. Dual-function signal. In DDR4 systems with write DBI enabled, the signal transforms from a mask to a write DBI signal.
8. Used with DDR4, DDR3 and LPDDR2 DRAMs.
9. Used with DDR4 and DDR3 DRAMs.

Italicized text indicates that the phase/word/cycle is optional.
To determine which signals are required for a specific configuration, review Table 2, “DFI Signal Requirements,” on page 19. This table identifies the signals associated with each interface group, the parameters associated with each signal, and whether the signal is applicable, required, or optional for each device.

Each signal is device-specific and has corresponding parameters which must be used. Multiple parameter types may apply to a signal. Timing parameters are indicated with the prefix t (e.g., txxxx_xxxxx). Programmable parameters are indicated with a prefix to indicate the defining device and a suffix (e.g., phyxxxx_en). The signals are listed functionally within each interface group.

### TABLE 2. DFI Signal Requirements

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_address_pN</td>
<td>tctrl_delay</td>
<td>Required for all DRAMs.</td>
<td>Required for all DRAMs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
</tr>
<tr>
<td>dfi_bank_pN</td>
<td>tctrl_delay</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
</tr>
<tr>
<td>dfi_ras_n_pN</td>
<td>tctrl_delay</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
</tr>
<tr>
<td>dfi_cas_n_pN</td>
<td>tctrl_delay</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
</tr>
<tr>
<td>dfi_we_n_pN</td>
<td>tctrl_delay</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
<td>Required for DDR4, DDR3, DDR2, DDR1, and LPDDR1 DRAMs.(^b)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.(^a)</td>
</tr>
<tr>
<td>Signal</td>
<td>Associated Parameters</td>
<td>MC</td>
<td>PHY</td>
</tr>
<tr>
<td>--------------</td>
<td>------------------------------------------------------------</td>
<td>--------------------------------------------------------------------</td>
<td>----------------------------------------------------------------------</td>
</tr>
<tr>
<td>dfi_cs_n_pN</td>
<td>tcmd_lat, tctrl_delay</td>
<td>Required for all DRAMs.</td>
<td>Required for all DRAMs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>information across the phases.</td>
<td>information across the phases.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>information across the phases.</td>
<td>information across the phases.</td>
</tr>
<tr>
<td>dfi_cke_pN</td>
<td>tctrl_delay</td>
<td>Required for all DRAMs.</td>
<td>Required for all DRAMs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>information across the phases.</td>
<td>information across the phases.</td>
</tr>
<tr>
<td>dfi_odt_pN</td>
<td>phy_crc_mode, tctrl_delay</td>
<td>Required for DDR4, DDR3 and DDR2 DRAMs.</td>
<td>Required for DDR4, DDR3, and DDR2 DRAMs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>information across the phases.</td>
<td>information across the phases.</td>
</tr>
<tr>
<td>dfi_reset_n_pN</td>
<td>tctrl_delay</td>
<td>Required for DDR4 and DDR3 DRAMs.</td>
<td>Required for DDR4 and DDR3 DRAMs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>information across the phases.</td>
<td>information across the phases.</td>
</tr>
</tbody>
</table>

**Write Interface Group**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_wrdata_en_pN</td>
<td>phy_crc_mode, tcmd_lat, tphy_crcmax_lat, tphy_crcmin_lat, tphy_wrdata, twrdata_delay, tphy_wrlat, dfirw_length</td>
<td>Required for all DRAMs.</td>
<td>Required for all DRAMs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>information across the phases.</td>
<td>information across the phases.</td>
</tr>
<tr>
<td>dfi_wrdata_pN</td>
<td>phy_crc_mode, tphy_wrdata, tphy_wrlat</td>
<td>Required for all DRAMs.</td>
<td>Required for all DRAMs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>information across the phases.</td>
<td>information across the phases.</td>
</tr>
</tbody>
</table>
### Read Interface Group

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_wrdata_cs_n_pN</td>
<td>tphy_wrcsgap</td>
<td>Required for all DRAMs if any of the training features are supported, otherwise optional.</td>
<td>Optional. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
</tr>
<tr>
<td></td>
<td>tphy_wrcslat</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs if any of the training features are supported, otherwise optional.</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td>dfi_wrdata_mask_pN</td>
<td>phycrc_mode</td>
<td>Required for all DRAMs. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphy_wrdata</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphy_wrslat</td>
<td>Required for all DRAMs. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_en_pN</td>
<td>tphy_rdlat</td>
<td>Required for all DRAMs. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tddata_en</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>dfirw_length</td>
<td>Required for all DRAMs. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_wN</td>
<td>tphy_rdlat</td>
<td>Required for all DRAMs. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tddata_en</td>
<td>Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_cs_n_pN</td>
<td>tphy_rdesgap</td>
<td>Required for all DRAMs if read training is supported, otherwise optional.</td>
<td>Optional. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
</tr>
<tr>
<td></td>
<td>tphy_rdestlat</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs if read training is supported, otherwise optional.</td>
<td>Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_pN) required for frequency ratio systems to replicate information across the phases.</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_valid_wN</td>
<td>tphy_rdlat</td>
<td>Required for all DRAMs. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tddata_en</td>
<td>Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for all DRAMs. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_dnv_wN</td>
<td>tphy_rdlat</td>
<td>Required for LPDDR2 DRAM. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td>Required for LPDDR2 DRAM. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
</tr>
<tr>
<td></td>
<td>tddata_en</td>
<td>Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for LPDDR2 DRAM. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required for LPDDR2 DRAM. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_dbi_n_wN</td>
<td>phynbi_mode</td>
<td>Applicable for DDR4 only. Required when MC DBI support is enabled and phynbi_mode =0.</td>
<td>Applicable for DDR4 only. Required when MC DBI support is enabled and phynbi_mode =0.</td>
</tr>
<tr>
<td></td>
<td>tphy_rdlat</td>
<td>Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tddata_en</td>
<td>Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required when MC DBI support is enabled and phynbi_mode =0.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required when MC DBI support is enabled and phynbi_mode =0.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
</tbody>
</table>

### Update Interface Group

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_rddata_dbi_wN</td>
<td>phy_dbi_mode</td>
<td>Required when MC DBI support is enabled and phy_dbi_mode =0.</td>
<td>Required when MC DBI support is enabled and phy_dbi_mode =0.</td>
</tr>
<tr>
<td></td>
<td>tphy_rdlat</td>
<td>Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tddata_en</td>
<td>Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required when MC DBI support is enabled and phy_dbi_mode =0.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Required when MC DBI support is enabled and phy_dbi_mode =0.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Optional. Suffix (_wN) required for frequency ratio systems to replicate information across the word.</td>
<td></td>
</tr>
<tr>
<td>Signal</td>
<td>Associated Parameters</td>
<td>MC</td>
<td>PHY</td>
</tr>
<tr>
<td>-------------------</td>
<td>-----------------------</td>
<td>-----------------------------</td>
<td>------------------------------</td>
</tr>
<tr>
<td>dfi_ctrlupd_req</td>
<td>tctrlupd_interval</td>
<td>Required for all DRAMs.</td>
<td>Optional.</td>
</tr>
<tr>
<td></td>
<td>tctrlupd_max</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tctrlupd_min</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type0</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_resp</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_ctrlupd_ack</td>
<td>tctrlupd_min</td>
<td>Required for all DRAMs.</td>
<td>Optional.</td>
</tr>
<tr>
<td></td>
<td>tctrlupd_max</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_phyupd_req</td>
<td>tphyupd_type0</td>
<td>Required for all DRAMs.</td>
<td>Optional.</td>
</tr>
<tr>
<td></td>
<td>tphyupd_type1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_resp</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_phyupd_type</td>
<td>tphyupd_type0</td>
<td>Required for all DRAMs.</td>
<td>Optional.</td>
</tr>
<tr>
<td></td>
<td>tphyupd_type1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_phyupd_ack</td>
<td>tphyupd_type0</td>
<td>Required for all DRAMs.</td>
<td>Optional.</td>
</tr>
<tr>
<td></td>
<td>tphyupd_type1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_type3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>tphyupd_resp</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Status Interface Group

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_data_byte_disable</td>
<td></td>
<td>Optional.</td>
<td>Optional.</td>
</tr>
<tr>
<td>dfi_dram_clk_disable</td>
<td>t_dram_clk_disable</td>
<td>Required for all DRAMs.</td>
<td>Required for all DRAMs.</td>
</tr>
<tr>
<td></td>
<td>t_dram_clk_enable</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_freq_ratio</td>
<td></td>
<td>Required if the system supports multiple frequency ratios. (^b) Not applicable if the system supports a single ratio.</td>
<td>Required if the system supports multiple frequency ratios. Not applicable if the system supports a single ratio.</td>
</tr>
</tbody>
</table>
### dfi_init_start
- `tinit_start`  
- `tinit_complete`

Applicable if device supports data byte disabling, multiple frequency ratios, or the frequency change protocol.  
Required for systems supporting frequency change.

### dfi_init_complete
- `tinit_start`  
- `tinit_complete`

Required for all DRAMs.

### dfi_parity_in_pN
- `tparin_lat`

Applicable if device supports data byte disabling, multiple frequency ratios, or the frequency change protocol.  
Required for systems supporting frequency change.

### dfi_alert_n_aN
- `tphy_crc_max_lat`
- `tphy_crc_min_lat`

Suffix (`_pN`) required for frequency ratio systems to replicate information across the phases.  
Suffix (`_aN`) required for frequency ratio systems to replicate information across the word.  

### Training Interface Group - Read Training

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_rdlvl_req</td>
<td><code>trdlvl_resp</code></td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs. b</td>
<td>Optional. Only applicable when read training is supported.</td>
</tr>
<tr>
<td>dfi_phy_rdlvl_cs_n</td>
<td><code>trdlvl_resp</code></td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs. b</td>
<td>Optional. Only applicable when read training is supported.</td>
</tr>
<tr>
<td>dfi_rdlvl_en</td>
<td><code>trdlvl_en</code></td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs. b</td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs when read training is supported. b</td>
</tr>
<tr>
<td>dfi_rdlvl_resp</td>
<td><code>trdlvl_max</code></td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs. b</td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs when read training is supported. b</td>
</tr>
<tr>
<td>dfi_rdlvl_gate_req</td>
<td><code>trdlvl_resp</code></td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs. b</td>
<td>Optional. Only applicable when read training is supported.</td>
</tr>
<tr>
<td>dfi_phy_rdlvl_gate_cs_n</td>
<td><code>trdlvl_resp</code></td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs. b</td>
<td>Optional. Only applicable when read training is supported.</td>
</tr>
</tbody>
</table>
### Training Interface Group - Write Leveling

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_wr1v_req</td>
<td>t_wr1v_resp</td>
<td>Required for DDR4 and DDR3 DRAMs. b</td>
<td>Optional when write leveling is supported.</td>
</tr>
<tr>
<td>dfi_phy_wr1v_cs_n</td>
<td>t_wr1v_resp</td>
<td>Required for DDR4 and DDR3 DRAMs. b</td>
<td>Optional when write leveling is supported.</td>
</tr>
<tr>
<td>dfi_wr1v_en</td>
<td>t_wr1v_en, t_wr1v_max, t_wr1v_resp</td>
<td>Required for DDR4 and DDR3 DRAMs. b</td>
<td>Required for DDR4 and DDR3 DRAMs when write leveling is supported. b</td>
</tr>
<tr>
<td>dfi_wr1v_strobe</td>
<td>t_wr1v_en, t_wr1v_ww</td>
<td>Required for DDR4 and DDR3 DRAMs. b</td>
<td>Required for DDR4 and DDR3 DRAMs when write leveling is supported. b</td>
</tr>
<tr>
<td>dfi_wr1v_resp</td>
<td>t_wr1v_max</td>
<td>Required for DDR4 and DDR3 DRAMs. b</td>
<td>Required for DDR4 and DDR3 DRAMs when write leveling is supported. b</td>
</tr>
<tr>
<td>(not associated with a signal) phywwlvl_en</td>
<td></td>
<td>Required for DDR4 and DDR3 DRAMs. b</td>
<td>Required for DDR4 and DDR3 DRAMs when write leveling is supported. b</td>
</tr>
</tbody>
</table>

### Training Interface Group - Leveling

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_lvl_pattern</td>
<td>t_rd1v_en, t_rd1v_max, t_rd1v_resp</td>
<td>Required for DDR4. b</td>
<td>Required for DDR4. b</td>
</tr>
<tr>
<td>dfi_lvl_periodic</td>
<td>t_rd1v_en, t_rd1v_max, t_rd1v_resp, t_wr1v_ww, t_wr1v_max, t_wr1v_resp</td>
<td>Required for DDR4, DDR3 and LPDDR2 DRAMs.</td>
<td>Optional.</td>
</tr>
</tbody>
</table>
### Low Power Control Interface Group
*(optional)*

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_lp_req</td>
<td>lp_res</td>
<td>Supported for all DRAM types. Required when low power is supported.</td>
<td>Supported for all DRAM types. Required when low power is supported.</td>
</tr>
<tr>
<td>dfi_lp_wakeup</td>
<td>lp_wakeup</td>
<td>Supported for all DRAM types. Required when low power is supported.</td>
<td>Supported for all DRAM types. Required when low power is supported.</td>
</tr>
<tr>
<td>dfi_lp_ack</td>
<td>lp_res, lp_wakeup</td>
<td>Supported for all DRAM types. Required when low power is supported.</td>
<td>Supported for all DRAM types. Required when low power is supported.</td>
</tr>
</tbody>
</table>

### Error Interface Group
*(optional)*

<table>
<thead>
<tr>
<th>Signal</th>
<th>Associated Parameters</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_error</td>
<td>error_res</td>
<td>Supported for all DRAM types. Required when error interface is supported.</td>
<td>Supported for all DRAM types. Required when error interface is supported.</td>
</tr>
<tr>
<td>dfi_error_info</td>
<td>error_res</td>
<td>Optional.</td>
<td>Optional.</td>
</tr>
</tbody>
</table>

a. For frequency ratio systems, replicates signals into phase/data word/clock cycle-specific buses that define the validity of the data for each phase N(pN)/data word N(wN)/clock cycle N(aN), as applicable. The phase 0 suffixes are not required.

b. Other DRAMs must hold this signal in the idle state.
3.0 Interface Signal Groups

3.1 Control Interface

The control interface handles the transmission of signals required to drive the address, command, and control signals to the DRAM devices; the interface includes signals and timing parameters. The signals are intended to be passed to the DRAM devices in a manner that maintains the timing relationship among the signals on the DFI; the \( t_{\text{ctrl\_delay}} \) timing parameter defines the delay introduced between the DFI interface and the DRAM interface.

Some of the control interface signals are DRAM technology-specific and are only required if the associated technology is used. Examples of DRAM technology-specific control interface signals are:

- \texttt{dfi\_reset\_n} is specific to DDR4 and DDR3 DRAMs
- \texttt{dfi\_odt} is specific to DDR4, DDR3, and DDR2 DRAMs

For LPDDR2 DRAMs, the CA bus is mapped onto the \texttt{dfi\_address} bus. The following signals must be held at constant values when present in an LPDDR2 implementation: \texttt{dfi\_cid, dfi\_bank, dfi\_bg, dfi\_act\_n, dfi\_ras\_n, dfi\_cas\_n} and \texttt{dfi\_we\_n}. The \texttt{dfi\_address} bus must have a minimum of 20 bits to hold the LPDDR2 rising and falling DDR CA bus for the entire clock period. The PHY is responsible for transmitting the 20-bit \texttt{dfi\_address} bus as a double data rate 10-bit output, transmitting to the LPDDR2 DRAM on the rising and falling CA phases. The LPDDR2 interface mapping is detailed in Table 3, “Bit Definitions of the \texttt{dfi\_address} bus for LPDDR2”.

For frequency ratio systems, the buses/signals of the control interface are replicated into phase-specific signals with a suffix of “_pN” that defines the signal value for each phase N of the DFI PHY clock. Phase 0 may exclude the suffix if desired. The MC may issue commands on any phase to communicate with the PHY. For example, the MC may issue commands only on a single phase, such as phase 0, or may issue commands on any combination of phases; the PHY must be able to accept a command on any and all phases.

<table>
<thead>
<tr>
<th>TABLE 3.</th>
<th>Bit Definitions of the \texttt{dfi_address} bus for LPDDR2</th>
</tr>
</thead>
<tbody>
<tr>
<td>\texttt{dfi_address}</td>
<td>\begin{tabular}{</td>
</tr>
</tbody>
</table>

For more information on the control interface, refer to Section 4.2, “Control Signals,” on page 62. The signals and parameters in the control interface are listed in Table 4 and Table 5.
For more information on the control interface, refer to Section 4.2, “Control Signals,” on page 62. For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

The signals associated with the control interface are listed in Table 4, “Control Signals”.

### TABLE 4.  Control Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_act_n</td>
<td>MC</td>
<td>1-bit</td>
<td></td>
<td>Activation command. This signal is asserted as a bank activate command.</td>
</tr>
<tr>
<td>or dfi_act_n_pN</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_address</td>
<td>MC</td>
<td>DFI Address Width</td>
<td></td>
<td>DFI address bus. These signals define the address information.</td>
</tr>
<tr>
<td>or dfi_address_pN</td>
<td></td>
<td></td>
<td></td>
<td>The PHY must preserve the bit ordering of the dfi_address signals when</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>reflecting this data to the DRAM devices.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>For DDR4 DRAMs, the dfi_address bus defines the column address and a portion</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>of the row address. DDR4 devices do not use the dfi_address bits [16:14]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>since DDR4 devices transmit the row address bits [16:14] on dfi_ras_n,</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_cas_n, and dfi_we_n.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>For larger density devices, dfi_address bits A17 and above are utilized.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Consequently, when a larger density device interfaces with a DDR4 system,</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>there can be gaps in the address bus.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>For systems that support multiple DRAM classes, all or a subset of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_address bits [16:14] can be used to address a non-DDR4 DRAM.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>For LPDDR2 DRAMs, the dfi_address bus maps to the CA bus as described</td>
</tr>
<tr>
<td>dfi_bank</td>
<td>MC</td>
<td>DFI Bank Width</td>
<td></td>
<td>DFI bank bus. These signals define the bank information.</td>
</tr>
<tr>
<td>or dfi_bank_pN</td>
<td></td>
<td></td>
<td></td>
<td>The PHY must preserve the bit ordering of the dfi_bank signals when</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>reflecting DFI bank data to the DRAM devices.</td>
</tr>
<tr>
<td>dfi_bg</td>
<td>MC</td>
<td>DFI Bank Group Width</td>
<td></td>
<td>DFI bank group. This signal defines the bank group of a command.</td>
</tr>
<tr>
<td>or dfi_bg_pN</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>dfi_cas_n</td>
<td>MC</td>
<td>DFI Control Width</td>
<td>0x1 d</td>
<td>DFI column address strobe. This signal defines the column address strobe</td>
</tr>
<tr>
<td>or dfi_cas_n_pN</td>
<td></td>
<td></td>
<td></td>
<td>information.</td>
</tr>
<tr>
<td>dfi_cid</td>
<td>MC</td>
<td>DFI Data Width/8</td>
<td></td>
<td>DFI Chip ID. This signal defines the chip ID.</td>
</tr>
<tr>
<td>or dfi_cid_pN</td>
<td></td>
<td></td>
<td></td>
<td>The dfi_cid signal is required for 3D stacked solutions.</td>
</tr>
<tr>
<td>dfi_cke</td>
<td>MC</td>
<td>DFI Chip Select Width</td>
<td>0x0 e</td>
<td>DFI clock enable. This signal defines the clock enable.</td>
</tr>
<tr>
<td>or dfi_cke_pN</td>
<td></td>
<td></td>
<td>0x1 f</td>
<td>The MC must drive CKE signals in all phases. The PHY must be able to</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>accept a command on any and all phases for DFI frequency ratio compliance.</td>
</tr>
</tbody>
</table>
The timing parameters associated with the control interface are listed in Table 5, “Control Timing Parameters”.

TABLE 5.

Control Timing Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{cmd _lat} )</td>
<td>MC</td>
<td>0</td>
<td>_a</td>
<td>DFI PHY clock cycles (^b)</td>
<td>Specifies the number of DFI clocks after the ( \text{dfi_cs_n} ) signal is asserted until the associated CA bus is driven.</td>
</tr>
</tbody>
</table>
### 3.2 Write Data Interface

The write data interface handles the transmission of write data across the DFI; the interface includes signals, timing parameters, and programmable parameters.

Table 6, “Write Data Signals,” on page 31 describes the signals $\text{dfi}_\text{wrdata}$ (write data bus), $\text{dfi}_\text{wrdata}_{\text{cs n}}$ (write data chip select), $\text{dfi}_\text{wrdata}_{\text{en}}$ (write data and data mask enable), and $\text{dfi}_\text{wrdata}_{\text{mask}}$ (write data byte mask).

The $\text{dfi}_\text{wrdata}$ bus transfers write data from the MC to the PHY. The $\text{dfi}_\text{wrdata}_{\text{en}}$ signal indicates to the PHY that valid $\text{dfi}_\text{wrdata}$ will be transmitted in $t_{\text{phy_wrdata}}$ cycles.

#### 3.2.1 Write Data Mask/Write DBI

The $\text{dfi}_\text{wrdata}_{\text{mask}}$ signal has two mutually exclusive functions. If the DBI feature (described in Section 4.3, “Data Bus Inversion,” on page 64) is not enabled, then $\text{dfi}_\text{wrdata}_{\text{mask}}$ defines the bytes within the $\text{dfi}_\text{wrdata}$ signals that will be written to DRAM. Alternately, if the DBI feature is enabled and $\text{phydbi}_{\text{mode}}=0$, the $\text{dfi}_\text{wrdata}_{\text{mask}}$ signal is no longer a mask, instead it becomes a write DBI signal and indicates whether the write data is inverted.

#### 3.2.2 Write Data Chip Select

If data chip select is enabled, the $\text{dfi}_\text{wrdata}_{\text{cs n}}$ signal indicates which chip select is accessed for the associated write data to independently compensate for timing differences on the data interface accessing different chip selects.

#### 3.2.3 Write Data CRC

If the MC generates the CRC, the MC sends the appropriate CRC data word across the DFI bus using the existing $\text{dfi}_\text{wrdata}$ signals, and adjusts control signal timing to handle the additional data word.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
</table>
| $t_{\text{ctrl\_delay}}$ | PHY        | 0   | a   | DFI clock cycles | Specifies the number of DFI clock cycles that occur between any control signal change and when the change reaches the DRAM interface. If the DFI clock and the DRAM clock are not phase-aligned, this timing parameter should be rounded up to the next integer value.  

a. The minimum supportable value is 0; the DFI does not specify a maximum value. The range of values supported is implementation-specific.

b. For matched frequency systems, a DFI PHY clock is identical to the DFI clock. For frequency ratio systems, this timing parameter is defined in terms of DFI PHY clock cycles.
Table 7, “Write Data Timing Parameters,” on page 32 describes the write timing parameters \( t_{\text{phy, wrcgap}}, t_{\text{phy, wrcslat}}, t_{\text{phy, wrdata}}, t_{\text{wrldata}}, t_{\text{phy, crcmax_lat}} \) and \( t_{\text{phy, crcmin_lat}} \).

The \( t_{\text{phy, wrcgap}} \) timing parameter specifies the minimum number of additional DFI PHY clocks required between commands when changing the target chip select driven on the \( \text{dfi, wrdata, cs, n} \) signal, and defines a minimum additional delay between commands when changing the target chip select as required by the PHY. The \( t_{\text{phy, wrcslat}} \) parameter specifies the number of DFI PHY clocks between when a write command is sent on the DFI control interface and when the associated \( \text{dfi, wrdata, cs, n} \) signal is asserted, and has a delay defined relative to the command to maximize timing flexibility.

The \( t_{\text{phy, wrdata}} \) parameter specifies the number of DFI PHY clock cycles between when the \( \text{dfi, wrdata, en} \) signal is asserted to when the associated write data is driven on the \( \text{dfi, wrdata} \) bus. The \( t_{\text{phy, wrlat}} \) parameter specifies the number of DFI PHY clock cycles between when a write command is sent on the DFI control interface and when the \( \text{dfi, wrdata, en} \) signal is asserted. The \( t_{\text{wrdata, delay}} \) parameter specifies the number of DFI clocks between when the \( \text{dfi, wrdata, en} \) signal is asserted and when the corresponding write data transfer is completed on the DRAM bus.

The PHY-defined \( t_{\text{phy, crcmax, lat}} \) and \( t_{\text{phy, crcmin, lat}} \) timing parameters create a window in which erroneous data is transmitted across the DFI. The MC can use these timing parameters to pinpoint the command or set of commands associated with the error condition to efficiently reissue commands after the CRC error is addressed. The CRC error timing parameters define the relationship between \( \text{dfi, wrdata, en} \) and \( \text{dfi, alert, n, aN} \).

Table 8, “Write Data Programmable Parameters,” on page 33 describes the programmable parameters applicable when CRC and DBI features are enabled. When the optional CRC feature is enabled in DFI, the programmable parameter, \( \text{phycrc, mode} \), is utilized to send CRC data as part of the write data burst. When the optional DBI feature is enabled in DFI, the PHY-defined \( \text{phydbi, mode} \) parameter determines whether DBI generation and data inversion is performed by the MC or the PHY.

### 3.2.4 Frequency Ratio

For frequency ratio systems, the signals are replicated into phase-specific signals with a suffix of “pN” that defines the signal value for each phase N of the PHY clock. Phase 0 may exclude the suffix if desired.

The signals and parameters in the write data interface are listed in Table 6, “Write Data Signals,” on page 31, Table 7, “Write Data Timing Parameters,” on page 32, and Table 8, “Write Data Programmable Parameters,” on page 33.

For more information on the write data interface, refer to Section 4.4, “Write Transactions,” on page 65. For more information on which signals are required and
which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

The signals associated with the write data interface are listed in Table 6, “Write Data Signals”.

### TABLE 6. Write Data Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_wrdata or dfi_wrdata_pN&lt;sup&gt;a&lt;/sup&gt;</td>
<td>MC</td>
<td>DFI Data Width</td>
<td>.&lt;sup&gt;b&lt;/sup&gt;</td>
<td>Write data. These signals transfer write data from the MC to the PHY ( t_{phy_wrdata} ) cycles after the ( dfi_wrdata_en ) signal is asserted and continues transferring data for the number of cycles that the ( dfi_wrdata_en ) signal is asserted.</td>
</tr>
<tr>
<td>dfi_wrdata_cs_n or dfi_wrdata_cs_n_pN&lt;sup&gt;a&lt;/sup&gt;</td>
<td>MC</td>
<td>DFI Chip Select Width x DFI Data Enable Width&lt;sup&gt;c&lt;/sup&gt;</td>
<td>.&lt;sup&gt;b&lt;/sup&gt;</td>
<td>DFI Write Data Chip Select. This signal has two functions and is defined similar to the ( dfi_cs_n ) signal. During write leveling, ( dfi_wrdata_cs_n ) indicates which chip select is currently active. During non-leveling operation, ( dfi_wrdata_cs_n ) is an optional signal for the MC to indicate which chip select is accessed or targeted for associated write data.</td>
</tr>
<tr>
<td>dfi_wrdata_en or dfi_wrdata_en_pN&lt;sup&gt;a&lt;/sup&gt;</td>
<td>MC</td>
<td>DFI Data Enable Width&lt;sup&gt;d&lt;/sup&gt;</td>
<td>0x0</td>
<td>Write data and data mask enable. This signal indicates to the PHY that valid ( dfi_wrdata ) will be transmitted in ( t_{phy_wrdata} ) cycles. Both ( t_{phy_wrlat} ) and ( t_{phy_wrdata} ) may be defined as zero. Ideally, there is a one-to-one correspondence between ( dfi_wrdata_en ) bits and PHY data slices. The ( dfi_wrdata_en ) [0] signal corresponds to the lowest segment of ( dfi_wrdata ) signals.</td>
</tr>
<tr>
<td>dfi_wrdata_mask or dfi_wrdata_mask_pN&lt;sup&gt;a&lt;/sup&gt;</td>
<td>MC</td>
<td>DFI Data Width / 8</td>
<td>.&lt;sup&gt;b&lt;/sup&gt;</td>
<td>Write data byte mask. This bus is used to transfer either the write data mask or the write DBI information, depending on system/DRAM settings. Uses the same timing as the ( dfi_wrdata ) signal.</td>
</tr>
</tbody>
</table>

---

<sup>a</sup> For frequency ratio systems, replicates signals into phase/data word/clock cycle-specific buses that define the validity of the data for each phase \( N \) (pN)/data word \( N \) (wN)/clock cycle \( N \) (aN), as applicable. The phase 0 suffixes are not required.  
<sup>b</sup> This signal is not meaningful during initialization; no default value is required.  
<sup>c</sup> The width is defined to be replicated and multiply driven to each of the PHY data slices for interconnect simplicity.  
<sup>d</sup> Since all bits of the \( dfi\_wrdata\_en \) signal are identical, the width of the signal on the MC side and the PHY side may be different; the PHY is not required to use all of the bits.  

The timing parameters associated with the write data interface are listed in Table 7, “Write Data Timing Parameters.”
### TABLE 7. Write Data Timing Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tphy_crcmax_lat</td>
<td>System</td>
<td>1</td>
<td>-</td>
<td>DFI PHY clock cycles</td>
<td>Specifies the maximum number of DFI clocks between dfi_wrdata_en and the associated CRC error; transmitted on dfi_alert_n_aN. Can be used with tphy_crcmin_lat to determine a window of time in which the erroneous data was transmitted across the DFI bus.</td>
</tr>
<tr>
<td>tphy_crcmin_lat</td>
<td>System</td>
<td>0</td>
<td>-</td>
<td>DFI PHY clock cycles</td>
<td>Specifies the minimum number of DFI clocks between dfi_wrdata_en and the associated CRC error; transmitted on dfi_alert_n_aN. Can be used with tphy_crcmax_lat to determine a window of time in which the erroneous data was transmitted across the DFI bus.</td>
</tr>
<tr>
<td>tphy_wregap</td>
<td>PHY</td>
<td>0</td>
<td>-</td>
<td>DFI PHY clock cycles</td>
<td>Specifies the minimum number of additional DFI PHY clocks required between commands when changing the target chip select driven on the dfi_wrdata_cs_n signal. This parameter needs to be supported in the MC transaction-to-transaction timing. The minimum assertion duration of dfi_wrdata_cs_n is determined by tphy_wregap + dfi_RW_length.</td>
</tr>
<tr>
<td>tphy_wreset</td>
<td>PHY</td>
<td>0</td>
<td>-</td>
<td>DFI PHY clock cycles</td>
<td>Specifies the number of DFI PHY clocks between when a write command is sent on the DFI control interface and when the associated dfi_wrdata_cs_n signal is asserted.</td>
</tr>
<tr>
<td>tphy_wrdata</td>
<td>PHY</td>
<td>0</td>
<td>-</td>
<td>DFI PHY clock cycles</td>
<td>Specifies the number of DFI PHY clock cycles between when the dfi_wrdata_en signal is asserted to when the associated write data is driven on the dfi_wrdata signal. This has no impact on performance, only adjusts the relative time between enable and data transfer. DFI 1.0 and DFI 2.0 MCs only support a tphy_wrdata value of 1. The MC should support a range of tphy_wrdata values. A PHY is generally designed to operate at a single tphy_wrdata value.</td>
</tr>
<tr>
<td>tphy_wrelat</td>
<td>PHY</td>
<td>0</td>
<td>-</td>
<td>DFI PHY clock cycles</td>
<td>Specifies the number of DFI PHY clock cycles between when a write command is sent on the DFI control interface and when the dfi_wrdata_en signal is asserted. NOTE: This parameter may be specified as a fixed value, or as a constant based on other fixed values in the system.</td>
</tr>
<tr>
<td>twrdata_delay</td>
<td>System</td>
<td>0</td>
<td>-</td>
<td>DFI clock cycles</td>
<td>Specifies the number of DFI clocks between when the dfi_wrdata_en signal is asserted and when the corresponding write data transfer is completed on the DRAM bus.</td>
</tr>
</tbody>
</table>

a. The minimum supportable value is 0; the DFI does not specify a maximum value. The range of values supported is implementation-specific.
b. This timing parameter is defined in terms of DFI PHY clock cycles for frequency ratio systems. For matched frequency systems, a DFI PHY clock is identical to the DFI clock.c. The dfi_RW_length value is the total number of DFI clocks required to transfer one DFI read or write command worth of data. For a matched frequency system: dfi_RW_length would typically be equal to (burst length/2). For a frequency ratio system: dfi_RW_length would typically be equal to ((burst length/2)/frequency ratio).
The programmable parameters associated with the write data interface are listed in Table 8, “Write Data Programmable Parameters”.

### Table 8. Write Data Programmable Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>phy_crc_mode</td>
<td>PHY</td>
<td>Sends CRC data as part of the data burst.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• `b0 = CRC code generation and validation performed in the MC.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• `b1 = CRC code generation and validation performed in the PHY.</td>
</tr>
<tr>
<td>phy_dbi_mode</td>
<td>PHY</td>
<td>Determines which device generates DBI and inverts the data.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• `b0 = DBI generation and data inversion performed in the MC.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• `b1 = DBI generation and data inversion performed in the PHY.</td>
</tr>
</tbody>
</table>

### 3.3 Read Data Interface

The read data transaction handles the capture and return of data across the DFI; the interface includes signals, timing parameters, and a programmable parameter.

The width is defined to be replicated and multiply driven to each of the PHY data slices for interconnect simplicity.

Table 9, “Read Data Signals,” on page 35 describes the signals `dfi_rddata` (read data bus), `dfi_rddata_cs_n` (data path chip select), `dfi_rddata_en` (read data enable), `dfi_rddata_valid` (read data valid indicator), and the DRAM-specific LPDDR2 signal `dfi_rddata_dnv` (dfi data not valid) and the DDR4 signal `dfi_rddata_dbi_n`. When the `dfi_rddata_dbi_n` signal is used, it is sent with the `dfi_rddata` signal.

#### 3.3.1 Read DBI

If the DBI feature is enabled and `phy_dbi_mode=0`, the MC captures read DBI data transmitted from the PHY and selectively inverts the read data for DBI as required.

#### 3.3.2 Read Data Chip Select

In some memory systems with multiple chip selects, it may be desirable to independently compensate for timing differences on the data interface accessing different chip selects. In this case, the PHY may require knowledge of the target chip select for each read transaction. The optional `dfi_rddata_cs_n` signal provides the target data path chip select value to each of the PHY data slices.
The data path chip select signal `dfi_rddata_cs_n` is defined similar to the `dfi_cs_n` signal, and has a separate timing parameter, `t_phy_rdcslat`, with a delay defined relative to the command to maximize timing flexibility. Additionally, the `t_phy_rdcsgap` timing parameter defines a minimum additional delay between commands when changing the target chip select as required by the PHY.

### 3.3.3 Read Data Valid

The `dfi_rddata_valid` signal allows each PHY data slice to return `dfi_rddata` independently. The `dfi_rddata_valid` signal width is equivalent to the number of PHY data slices.

When valid data is being transferred, the `dfi_rddata_valid` signal must be asserted. The signal is applicable to each clock cycle of `dfi_rddata_en` and the corresponding assertion of `dfi_rddata_valid` for the transaction, observing the one-to-one correspondence between the `dfi_rddata_en` and `dfi_rddata_valid` signals.

DFI dictates a timing relationship using the `t_phy_rdlat` parameter from enable to `dfi_rddata_valid`; DFI does not dictate an exact number of cycles. The `dfi_rddata_valid` signal can assert earlier than the maximum delay, and does not need to be held for consecutive cycles provided the `t_phy_rdlat` value is met for every transfer.

Table 10, “Read Data Timing Parameters,” on page 36 describes the timing parameters `tphy_rdcsgap`, `tphy_rdcslat`, `trddata_en`, and `tphy_rdlat`.

The `tphy_rdlat` parameter defines the maximum number of cycles allowed from the assertion of the `dfi_rddata_en` signal to the assertion of the `dfi_rddata_valid` signal for all data slices. This parameter is specified by the system, but the exact value of this parameter is not determined by the DFI specification.

The `t_rddata_en` and `tphy_rdlat` timing parameters must be held constant while commands are being executed on the DFI bus; however, if necessary, the timing parameters may be changed when the bus is in the idle state. These parameters work together to define a maximum number of cycles from the assertion of a read command on the DFI control interface to the assertion of the `dfi_rddata_valid` signal, indicating the first valid data of the contiguous read data. Read data may be returned earlier by asserting the `dfi_rddata_valid` signal before `tphy_rdlat` cycles have expired. When the signal `dfi_rddata_valid` is asserted, the entire DFI read data word from the associated data slice must be valid. For the LPDDR2 DFI, the signal `dfi_rddata_dnv` must also be sent with the read data signal `dfi_rddata` when the `dfi_rddata_valid` signal is asserted.

### 3.3.4 Frequency Ratio

For frequency ratio systems, the read data enable signal is replicated into phase-specific signals with a suffix of “pN” that defines the signal value for each phase N of the DFI PHY clock relative to the DFI clock. The read data, read data valid and read data not valid signals are replaced with DFI data word-specific signals with a suffix of “wN”
with the DFI data word N. For all signal types, the suffix for phase 0/data word 0/clock cycle 0 is optional.

Table 11, “Read Data Programmable Parameter,” on page 37 describes the programmable parameter `phydbi_mode` which applies to both write and read signals.

For more information on the read data interface, refer to Section 4.5, “Read Transactions,” on page 79. For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

The signals associated with the read data interface are listed in Table 9, “Read Data Signals”.

<table>
<thead>
<tr>
<th>TABLE 9.</th>
<th>Read Data Signals</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Signal</strong></td>
<td><strong>From</strong></td>
</tr>
</tbody>
</table>
| dfi_rddata  
 or dfi_rddata_wN a | PHY | DFI Data Width | - b | Read data bus. This bus transfers read data from the PHY to the MC. Read data is expected to be received at the MC within `tphy_rdlat` cycles after the dfi_rddata_en signal is asserted. |
| dfi_rddata_cs_n  
 or dfi_rddata_cs_n_pN a | MC | DFI Chip Select Width | | DFI Read Data Chip Select. This signal has two functions.  
During read training, dfi_rddata_cs_n indicates which chip select is currently active.  
During non-leveling operation, dfi_rddata_cs_n is an optional signal for the MC to indicate which chip select is accessed or targeted for associated read data. |
| dfi_rddata_dbn  
 or dfi_rddata_dbn_wN a | PHY | DFI DBI Width | | Read Data DBI. This signal is sent with dfi_rddata bus indicating DBI functionality. This signal is used only when `phydbi_mode=0`. |
| dfi_rddata_en  
 or dfi_rddata_en_pN a | MC | DFI Data Enable Width c | 0x0 | Read data enable. This signal indicates to the PHY that a read operation to memory in underway and identifies the number of data words to be read. The dfi_rddata_en signal must be asserted `rddata_en` cycles after the assertion of a read command on the DFI control interface and remains valid for the duration of contiguous read data expected on the dfi_rddata bus.  
Ideally, there is a single dfi_rddata_en bit for each PHY data slice. The dfi_rddata_en [0] signal corresponds to the lowest segment of dfi_rddata signals. |
| dfi_rddata_valid  
 or dfi_rddata_valid_wN a | PHY | DFI Read Data Valid Width | 0x0 | Read data valid indicator. Each bit of the dfi_rddata_valid signal is asserted with the corresponding dfi_rddata for the number of cycles that data is being sent. The timing is the same as for the dfi_rddata bus.  
The width of the dfi_rddata_valid signal is equivalent to the number of PHY data slices. Ideally, there is a one-to-one correspondence between a dfi_rddata_valid signal bit and each PHY data slice. The dfi_rddata_valid[0] signal corresponds to the lowest segment of the dfi_rddata signals. |
The timing parameters associated with the read data interface are listed in Table 10, “Read Data Timing Parameters”.

### TABLE 10.
**Read Data Timing Parameters**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{phy_rdcsnap} )</td>
<td>PHY</td>
<td>0</td>
<td></td>
<td>DFI PHY clock cycles</td>
<td>Specifies the minimum number of additional DFI PHY clocks required between commands when changing the target chip select driven on the ( dfi_rddata_cs_n ) signal. This parameter needs to be supported in the MC transaction-to-transaction timing. The minimum assertion duration of ( dfi_rddata_cs_n ) is determined by ( t_{phy_rdcsnap} + dfi_rw_length ).</td>
</tr>
<tr>
<td>( t_{phy_rdcslat} )</td>
<td>PHY</td>
<td>0</td>
<td></td>
<td>DFI PHY clock cycles</td>
<td>Specifies the number of DFI PHY clocks between when a read command is sent on the DFI control interface and when the associated ( dfi_rddata_cs_n ) signal is asserted.</td>
</tr>
<tr>
<td>( t_{phy_rdlat} )</td>
<td>PHY</td>
<td>0</td>
<td></td>
<td>DFI PHY clock cycles</td>
<td>Specifies the maximum number of DFI PHY clock cycles allowed from the assertion of the ( dfi_rddata_en ) signal to the assertion of each of the corresponding bits of the ( dfi_rddata_valid ) signal.</td>
</tr>
<tr>
<td>( t_{rddata_en} )</td>
<td>System</td>
<td>0</td>
<td></td>
<td>DFI PHY clock cycles</td>
<td>Specifies the number of DFI PHY clock cycles from the assertion of a read command on the DFI to the assertion of the ( dfi_rddata_en ) signal. NOTE: This parameter may be specified as a fixed value, or as a constant based on other fixed values in the system.</td>
</tr>
</tbody>
</table>

a. The minimum supportable value is 0; the DFI does not specify a maximum value. The range of values supported is implementation-specific.

b. For matched frequency systems, a DFI PHY clock is identical to the DFI clock. For frequency ratio systems, this timing parameter is defined in terms of DFI PHY clock cycles.
The programmable parameter associated with the read data interface is listed in Table 11, “Read Data Programmable Parameter”.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>phy_dbi_mode</td>
<td>PHY</td>
<td>0</td>
<td>1</td>
<td>Determines which device generates DBI and inverts the data.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ’b0 = DBI generation and data inversion performed in the MC.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ’b1 = DBI generation and data inversion performed in the PHY.</td>
</tr>
</tbody>
</table>

### 3.4 Update Interface

The update interface handles the transmission of updates to internal settings to compensate for environmental conditions; the interface includes signals and timing parameters. To ensure that updates do not interfere with signals on the DRAM interface, the DFI supports update modes where the DFI bus is placed in an idle state.

When the DFI bus is in an idle state, the control interface is not sending any commands and all read and write data has transferred on the DFI bus, reached its destination (DRAM or MC), and the write data transfer has completed on the DRAM bus; the DRAM bus is unchanged. The DFI specification supports both MC-initiated and PHY-initiated updates. For more information on the update interface, refer to Section 4.6, “PHY Update,” on page 87.

If a MC initiates an update request by asserting the dfi_ctrlupd_req signal, following initialization, and training if required, the PHY can acknowledge or ignore the request. If the PHY acknowledges the request, by asserting the dfi_ctrlupd_ack signal, the protocol described in Section 4.6.1, “MC-Initiated Update,” on page 87 must be followed.

The t_ctrlupd_interval parameter defines the maximum interval at which the MC can assert dfi_ctrlupd_req signals. Following a self-refresh exit, the dfi_ctrlupd_req signal must be asserted prior to allowing read/write traffic to begin.

If a PHY initiates an update request by asserting the dfi_phyupd_req signal, the MC must acknowledge the request by asserting the dfi_phyupd_ack signal. The DFI specifies up to 4 different update PHY-initiated request modes. Each mode differs only in the number of cycles that the DFI interface must be suspended while the update occurs. During this time, the MC is responsible for placing the system in a state where the DFI bus is suspended from all activity other than activity specifically related to the
update process being executed. For more details, refer to Section 4.6.2, “PHY-Initiated Update,” on page 88.

The DFI specification does not require the PHY to issue update requests nor does the specification specify an interval in which requests must be offered. If the PHY offers update requests, it must follow the specified protocol.

It is possible that both update request signals (dfi_ctrlupd_req and dfi_phyupd_req) could be asserted at the same time. When both request signals are driven, the MC and the PHY could violate the protocol by simultaneously acknowledging the other’s request. To prevent this situation, the MC is not permitted to assert both dfi_ctrlupd_req and dfi_phyupd_ack at the same time. If dfi_ctrlupd_req is asserted at the same time as dfi_phyupd_req, the PHY is permitted to de-assert dfi_phyupd_req, though it is not required to be de-asserted. This is the only situation in which the PHY is permitted to de-assert the dfi_phyupd_req signal without an acknowledge from the MC. Since it is the PHY (not the MC) that uses the Update interface to request the DFI bus to be IDLE, the PHY should not de-assert dfi_phyupd_req unless the signal is no longer required due to the assertion of dfi_ctrlupd_req. The acknowledged request must follow the appropriate protocol.

The signals and timing parameters in the update interface are listed in Table 12 and Table 13.

For more information on the update interface, refer to Section 4.6, “PHY Update,” on page 87. For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

The signals associated with the update interface are listed in Table 12, “Update Interface Signals”.

**TABLE 12.**
**Update Interface Signals**

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_ctrlupd_ack</td>
<td>PHY</td>
<td>1 bit</td>
<td>0x0</td>
<td>MC-initiated update acknowledge. The dfi_ctrlupd_ack signal is asserted to acknowledge a MC-initiated update request. The PHY is not required to acknowledge this request. While this signal is asserted, the DFI bus must remain in the idle state except for transactions specifically associated with the update process. If the PHY acknowledges the request, the dfi_ctrlupd_ack signal must be asserted before the dfi_ctrlupd_req signal de-asserts. If the PHY ignores the request, the dfi_ctrlupd_ack signal must remain de-asserted until the dfi_ctrlupd_req signal is de-asserted. The dfi_ctrlupd_req signal is guaranteed to be asserted for at least tctrlupd_min cycles.</td>
</tr>
</tbody>
</table>
dfi_ctrlupd_req | MC | 1 bit | 0x0 | MC-initiated update request. The dfi_ctrlupd_req signal is used with a MC-initiated update to indicate that the DFI will be in the idle state for some time, in which case the PHY may perform an update.

The dfi_ctrlupd_req signal must be asserted for a minimum of \( t_{ctrlupd_{min}} \) cycles and a maximum of \( t_{ctrlupd_{max}} \) cycles.

A dfi_ctrlupd_req signal assertion is an invitation for the PHY to update and does not require a response.

The behavior of the dfi_ctrlupd_req signal is dependent on the dfi_ctrlupd_ack signal:
- If the update is acknowledged by the PHY, then the dfi_ctrlupd_req signal remains asserted as long as the dfi_ctrlupd_ack signal is asserted, but dfi_ctrlupd_req de-asserts before \( t_{ctrlupd_{max}} \) expires. While dfi_ctrlupd_req is asserted, the DFI bus remains in the idle state except for transactions specifically associated with the update process.
- If the update is not acknowledged, the dfi_ctrlupd_req signal may de-assert at any time after \( t_{ctrlupd_{min}} \) and before \( t_{ctrlupd_{max}} \).

dfi_phyupd_ack | MC | 1 bit | 0x0 | PHY-initiated update acknowledge. The dfi_phyupd_ack signal is used for a PHY-initiated update to indicate that the DFI is idle and remains in the idle state until the dfi_phyupd_req signal de-asserts.

The MC must assert the dfi_phyupd_ack signal within \( t_{phyupd_{resp}} \) cycles of the dfi_phyupd_req signal, and must remain asserted as long as the dfi_phyupd_req signal remains asserted. The dfi_phyupd_ack signal must de-assert on the cycle following the detection of dfi_phyupd_req signal de-assertion. The dfi_phyupd_req cannot be asserted prior to the de-assertion of dfi_phyupd_ack for the previous transaction.

NOTE: If a dfi_ctrlupd_req occurs at the same time as a dfi_phyupd_req, then the \( t_{phyupd_{resp}} \) requirement is allowed to not be met since dfi_phyupd_ack and dfi_ctrlupd_req cannot be asserted simultaneously.

While dfi_phyupd_ack is asserted, the DFI bus must remain in the idle state except for transactions specifically associated with the update process.

The time period from when the dfi_phyupd_ack signal is asserted to when the dfi_phyupd_req signal is de-asserted is a maximum of \( t_{phyupd_{typeX}} \) cycles, based on the dfi_phyupd_type signal.
TABLE 13. Update Timing Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tctrlupd_interval</td>
<td>MC</td>
<td>- a</td>
<td>- a</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles that the MC may wait between assertions of the dfi_ctrlupd_req signal.</td>
</tr>
<tr>
<td>tctrlupd_min</td>
<td>MC</td>
<td>1</td>
<td>- a</td>
<td>DFI clock cycles</td>
<td>Specifies the minimum number of DFI clock cycles that the dfi_ctrlupd_req signal must be asserted.</td>
</tr>
<tr>
<td>tctrlupd_max</td>
<td>MC</td>
<td>- a</td>
<td>- a</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles that the dfi_ctrlupd_req signal can assert.</td>
</tr>
</tbody>
</table>
3.5 Status Interface

The status interface signal conveys status information between the MC and the PHY for initialization and clock control to the DRAM devices.

3.5.1 Initialization

At initialization, the dfi_init_start signal indicates to the PHY that the frequency ratio and/or data byte lane use has been defined. The PHY may use this signal to know when these settings are valid from the MC.

During normal operation, once both the dfi_init_complete and dfi_init_start signals have been asserted, the dfi_init_start signal is used to trigger frequency change. At initialization, the dfi_init_complete signal indicates that the PHY is ready to accept DFI transactions. During frequency change, the dfi_init_complete signal indicates an acceptance of the frequency change request. The optional dfi_data_byte_disable signal is used to inform the PHY which data slices will be unused. The value of the dfi_data_byte_disable signal must be defined at initialization and is not expected to change.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tphyupd_type0</td>
<td>PHY</td>
<td>1</td>
<td>_a</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles that the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_req signal may remain asserted after the assertion of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_ack signal for dfi_phyupd_type = 0x0. The dfi_phyupd_req signal</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>may de-assert at any cycle after the assertion of the dfi_phyupd_ack signal.</td>
</tr>
<tr>
<td>tphyupd_type1</td>
<td>PHY</td>
<td>1</td>
<td>_a</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles that the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_req signal may remain asserted after the assertion of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_ack signal for dfi_phyupd_type = 0x1. The dfi_phyupd_req signal</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>may de-assert at any cycle after the assertion of the dfi_phyupd_ack signal.</td>
</tr>
<tr>
<td>tphyupd_type2</td>
<td>PHY</td>
<td>1</td>
<td>_a</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles that the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_req signal may remain asserted after the assertion of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_ack signal for dfi_phyupd_type = 0x2. The dfi_phyupd_req signal</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>may de-assert at any cycle after the assertion of the dfi_phyupd_ack signal.</td>
</tr>
<tr>
<td>tphyupd_type3</td>
<td>PHY</td>
<td>1</td>
<td>_a</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles that the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_req signal may remain asserted after the assertion of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dfi_phyupd_ack signal for dfi_phyupd_type = 0x3. The dfi_phyupd_req signal</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>may de-assert at any cycle after the assertion of the dfi_phyupd_ack signal.</td>
</tr>
<tr>
<td>tphyupd_resp</td>
<td>PHY</td>
<td>1</td>
<td>_a</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles after the assertion of</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>the dfi_phyupd_req signal to the assertion of the dfi_phyupd_ack signal.</td>
</tr>
</tbody>
</table>

a. The minimum supportable value is 1; the DFI does not specify a maximum value. The range of values supported is implementation-specific.
The byte lanes correspond to the byte order defined for the \texttt{dfi\_wrdata} and \texttt{dfi\_rddata} signals. The MC and the PHY must both support the same partial use of data signals in order to use byte disabling. For example, if the MC disables the upper bits (most significant bits) of the data bus, the PHY must be able to operate accurately with the remaining byte lanes. The DFI specification does not define supported active/inactive patterns, and therefore care must be taken to insure the interoperability of the MC and the PHY.

For more information on initialization, refer to Section 4.1, “Initialization,” on page 60.

### 3.5.2 Clock Disabling

The \texttt{dfi\_dram\_clk\_disable} signal is used by the MC to inform the PHY when to enable/disable the clock to the DRAMs. The timing parameters \texttt{tdram\_clk\_disable} and \texttt{tdram\_clk\_enable} define the timing of the DRAM clock enable/disable relative to the \texttt{dfi\_dram\_clk\_disable} signal.

For more information on the DFI clock interface, refer to Section 4.7, “DFI Clock Disabling,” on page 90.

### 3.5.3 Frequency Ratio

The optional \texttt{dfi\_freq\_ratio} signal is used to convey frequency ratio information to the PHY. This static signal indicates the ratio expected by the MC, and dictates how control, read and write information is passed across the DFI.

For more information on the frequency ratio protocol, refer to Section 4.8, “Frequency Ratios Across the DFI,” on page 91.

### 3.5.4 Frequency Change

The DFI specification defines a frequency change protocol between the MC and the PHY to allow the devices to change the clock frequency of the MC and the PHY without completely resetting the system.

The signals used in the frequency change protocol are \texttt{dfi\_init\_start} asserted in normal operation, and \texttt{dfi\_init\_complete}; the behavior of the \texttt{dfi\_init\_start} signal is dependent on the \texttt{dfi\_init\_complete} signal. The associated timing parameters are \texttt{tinit\_start} and \texttt{tinit\_complete}.

For more information on the frequency change protocol, refer to Section 4.9, “Frequency Change,” on page 109.

### 3.5.5 CRC and CA Parity

The optional CRC and CA parity support signals are provided specifically for DDR4 and DDR3 DRAMs. The DDR4 and DDR3 systems include additional I/O pins with information that should be communicated between the DRAMs and the MC. The MC
communicates its command parity setting on the \texttt{dfi\_parity\_in} signal and the PHY reports command parity errors on the \texttt{dfi\_alert\_n\_aN} signal.

For more information on CRC and CA parity support signals, refer to Section 3.6, “DFI Training Interface,” on page 47 and Section 3.6, “DFI Training Interface,” on page 47.

The \texttt{dfi\_init\_start} signal and the \texttt{dfi\_init\_complete} signal are used at initialization and as part of the frequency change protocol.

For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

The signals associated with the status interface are listed in Table 14, “Status Interface Signals”.

### TABLE 14. Status Interface Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>\texttt{dfi_alert_n_aN} (^a)</td>
<td>PHY</td>
<td>DFI Alert Width</td>
<td>1</td>
<td>CRC or parity error indicator. This optional signal is driven when a CRC or parity error is detected in the memory system. The PHY is not required to distinguish between a CRC and CA parity error. The PHY holds the current state until the PHY error input transitions to a new value; the pulse width of the \texttt{dfi_alert_n_aN} signal matches the pulse width of the DRAM subsystem error signal, plus or minus synchronization cycles. The \texttt{dfi_alert_n_aN} signal is received at the MC within \texttt{tphy_paritylat} cycles after the command associated with a \texttt{dfi_parity_in} signal is driven.</td>
</tr>
<tr>
<td>\texttt{dfi_data_byte_disable}</td>
<td>MC</td>
<td>DFI Data Width / 8</td>
<td>(_b)</td>
<td>Data byte disable. When set, this signal indicates that the associated data byte is not being used. In this state, the PHY is permitted to place the associated bytes in a low power state. When the bit is clear, the byte operates normally. The byte lanes correspond to the byte order defined for the \texttt{dfi_wrdata} and \texttt{dfi_rdata} signals. This signal may only be defined during initialization, and then is expected to remain constant. Once defined, the MC drives the \texttt{dfi_init_start} signal to the PHY.</td>
</tr>
<tr>
<td>\texttt{dfi_dram_clk_disable}</td>
<td>MC</td>
<td>DFI Chip Select Width</td>
<td>(0x0)</td>
<td>DRAM clock disable. When active, this indicates to the PHY that the clocks to the DRAM devices must be disabled such that the clock signals hold a constant value. When the \texttt{dfi_dram_clk_disable} signal is inactive, the DRAMs should be clocked normally.</td>
</tr>
</tbody>
</table>
### dfi_freq_ratio

**From**: MC  
**Width**: 2 bits  
**Default**: b  
**Description**: DFI frequency ratio indicator. This signal defines the frequency ratio for this system. 
  - This signal is required for MCs and PHYs that support multiple frequency ratios and the DFI frequency ratio protocol. 
  - This signal is optional for MCs and PHYs that support only a single frequency ratio or do not support the DFI frequency ratio protocol. 
  - This signal may only be defined during initialization, and is expected to remain constant. Once defined, the MC drives the dfi_init_start signal to the PHY. 
  - ‘b00 = 1:1 MC:PHY frequency ratio (matched frequency) 
  - ‘b01 = 1:2 MC:PHY frequency ratio 
  - ‘b10 = 1:4 MC:PHY frequency ratio 
  - ‘b11 = Reserved

### dfi_init_complete

**From**: PHY  
**Width**: 1 bit  
**Default**: 0x0  
**Description**: PHY initialization complete. The dfi_init_complete signal indicates that the PHY is able to respond to any proper stimulus on the DFI. All DFI signals that communicate commands or status must be held at their default values until the dfi_init_complete signal asserts. During a PHY re-initialization request (such as a frequency change), this signal is de-asserted. 
  - For a frequency change request, the de-assertion of the dfi_init_complete signal acknowledges the frequency change protocol. Once de-asserted, the signal should only be re-asserted within tinit_complete cycles after the dfi_init_start signal has de-asserted, and once the PHY has completed re-initialization.
The timing parameters associated with the status interface are listed in Table 15, “Status Timing Parameters”.

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_init_start</td>
<td>MC</td>
<td>1 bit</td>
<td>0x0 d</td>
<td>DFI setup stabilization or frequency change initiation. This optional signal can perform two functions.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0x1</td>
<td>When dfi_init_start is asserted during initialization, the MC is indicating that it is ready to drive the DFI signals and that the dfi_data_byte_disable and/or dfi_freq_ratio signals (if present) have been defined.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>When dfi_init_start is asserted during normal operation, the MC is requesting a frequency change.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Once asserted, the dfi_init_start signal may be held or released. The behavior of the dfi_init_start signal is dependent on the dfi_init_complete signal:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• If the PHY accepts the frequency change request, it must de-assert the dfi_init_complete signal within tinit_start cycles of the dfi_init_start assertion. The MC continues to hold the dfi_init_start signal asserted until the clock frequency change has been completed. The de-assertion should be used by the PHY to re-initialize on the new clock frequency.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• If the frequency change is not acknowledged (the dfi_init_complete signal remains asserted), the dfi_init_start signal must de-assert after tinit_start cycles.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Initialization is complete when both the dfi_init_start and the dfi_init_complete signals are asserted simultaneously for at least 1 DFI clock.</td>
</tr>
<tr>
<td>dfi_parity_in</td>
<td>MC</td>
<td>1 bit</td>
<td>0x0 e</td>
<td>Parity value. This optional signal has a one-to-one correspondence with each DFI command and is valid for 1 cycle. This value applies to the dfi_address, dfi_bank, dfi_bg, dfi_act_n, dfi_cas_n, dfi_ras_n and dfi_we_n signals. This signal is only relevant for PHYs that support command parity and require the MC to generate the parity information.</td>
</tr>
<tr>
<td>or dfi_parity_in_pN a</td>
<td></td>
<td></td>
<td>0x1 e</td>
<td></td>
</tr>
</tbody>
</table>

<p>| | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>a. For frequency ratio systems, replicates signals into phase/data word-clock cycle-specific buses that define the validity of the data for each phase N (pN)/data word N (wN)/clock cycle N (aN), as applicable. The phase 0 suffixes are not required.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>b. At initialization, this signal must be driven with the valid settings for the system to convey information to the PHY. Refer to Section 14, “Status Interface Signals,” on page 43.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>c. This signal may be programmed while dfi_init_complete is not asserted; it should be programmed according to which clocks are being used.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>d. The PHY may optionally wait for the dfi_init_start signal assertion before asserting the dfi_init_complete signal.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>e. The value of this signal must reflect the correct parity for the selected control interface signals.</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
TABLE 15.  

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_dram_clk_disable</td>
<td>PHY</td>
<td>0</td>
<td>. b</td>
<td>DFI clock cycles</td>
<td>Specifies the number of DFI clock cycles from the assertion of the dфи_dram_clk_disable signal on the DFI until the clock to the DRAMs at the PHY-DRAM boundary maintains a low value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>NOTE: This parameter may be specified as a fixed value, or as a constant based on other fixed values in the system.</td>
</tr>
<tr>
<td>t_dram_clk_enable</td>
<td>PHY</td>
<td>0</td>
<td>. b</td>
<td>DFI clock cycles</td>
<td>Specifies the number of DFI clock cycles from the de-assertion of the dфи_dram_clk_disable signal on the DFI until the first valid rising edge of the clock to the DRAMs at the PHY-DRAM boundary.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>NOTE: This parameter may be specified as a fixed value, or as a constant based on other fixed values in the system.</td>
</tr>
<tr>
<td>t_init_complete</td>
<td>PHY</td>
<td>0</td>
<td>. b</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles after the de-assertion of the dфи_init_start signal to the re-assertion of the dфи_init_complete signal.</td>
</tr>
<tr>
<td>t_init_start</td>
<td>MC</td>
<td>0</td>
<td>. b</td>
<td>DFI clock cycles</td>
<td>Specifies the number of DFI clock cycles from the assertion of the dфи_init_start signal on the DFI until the PHY must respond by de-asserting the dфи_init_complete signal.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>NOTE: If the dфи_init_start signal is not de-asserted within this time period, the PHY is indicating that it can not support the frequency change at this time. The MC must abort the request and release the dфи_init_start signal. Once t_init_start expires, the PHY must not de-assert the dфи_init_complete signal. The MC may re-assert dфи_init_start at a later point.</td>
</tr>
<tr>
<td>t_parin_lat</td>
<td>MC</td>
<td>0</td>
<td>. b</td>
<td>DFI PHY clock cycles</td>
<td>Specifies the number of DFI clocks between when the dфи command is asserted and when the associated dфи_parity_in signal is driven.</td>
</tr>
<tr>
<td>t_phy_paritylat</td>
<td>PHY</td>
<td>4</td>
<td>. b</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles between when the dфи_parity_in signal is driven and when the associated dфи_alert_n_aN signal is returned.</td>
</tr>
</tbody>
</table>

a. If the DFI clock and the DRAM clock are not phase-aligned, this timing parameter should be rounded up to the next integer value.

b. The minimum supportable value is 0; the DFI does not specify a maximum value. The range of values supported is implementation-specific.

c. For matched frequency systems, a DFI PHY clock is identical to the DFI clock. For frequency ratio systems, this timing parameter is defined in terms of DFI PHY clock cycles.
3.6 DFI Training Interface

The DFI training interface enables increased accuracy at higher speeds in the alignment of critical timing signals on DDR4, DDR3 and LPDDR2 DRAMs; the interface includes signals, timing parameters, and programmable parameters.

The DRAM type and system configuration determine the types of training available to a system; a system may or may not utilize each type of training. If training is supported, the system may utilize DFI training or support a different training method. There are three training operations; the first two operations (gate training, and read data eye training) are collectively referred to as “read training”.

1. Gate training, used by DDR4, DDR3 and LPDDR2 DRAMs.
2. Read data eye training, used by DDR4, DDR3 and LPDDR2 DRAMs.
3. Write leveling, used by DDR4 and DDR3 DRAMs.

To be DFI-compliant, the MC is required to support all applicable training operations whereas the PHY optionally supports each training operation.

Support for each training operation is enabled or disabled through the corresponding programmable parameter and the enable may be implemented as programmable registers within the device.

The read training and write leveling signals that communicate from the MC to the PHY are multiply driven inside the MC to allow a direct connection from the MC to each PHY data slice and the signals must be driven with the same value.

The read training, write leveling, training signals that communicate from the PHY to the MC may be individually driven by each PHY data slice or collectively driven as a single signal.

More information on the training interface is provided in Section 4.10.1, “CA Parity Timing,” on page 112. The signals, timing parameters, and programmable parameters for the training interface are listed in Table 16, “Training Interface Signals,” on page 49, Table 17, “Training Interface Timing Parameters,” on page 53, and Table 18, “DFI Training Programmable Parameters,” on page 54.

The MC and the PHY can be synchronized with the defined training sequences, and the sequence required for each training operation, with dfi_lvl_pattern encoding. For information on dfi_lvl_pattern encoding, refer to Section 3.6.3, “dfi_lvl_pattern Encoding,” on page 54.

Long or short training sequences can be defined with the dfi_lvl_periodic signal. For information on the dfi_lvl_periodic signal, refer to Section 3.6.4, “Periodic Training Flag,” on page 55.
3.6.1 Read Training Operation

In DFI read training mode, the MC sets up the DRAM for gate training or read data eye training and periodically issues read commands. The PHY evaluates the data returned from the commands and adjusts the gate training and read data eye training capture timing accordingly.

Multiple training sequences can be defined, with either the MC or the PHY supplying the sequence information. In DFI training mode, the PHY is responsible for adjusting the delays and evaluating the responses from the DRAM. Therefore, it is the PHY, not the MC, which determines the sequences necessary to accomplish training. The MC must provide flexibility to run sequences required by the PHY and should not dictate a set of sequences.

A read training sequence can be initiated from the MC or the PHY. In both cases, the MC asserts the `dfi_rdlvl_en` signal to initiate or accept the training sequence, and the MC holds the enable signal asserted until the current training operation completes. During read training, `dfi_rddata_cs_n` indicates the chip select that is currently being trained.

In DDR4 systems, the MC drives the `dfi_lvl_pattern` signal to define the required training sequence. The `dfi_lvl_pattern` signal must be valid when either `dfi_rdlvl_gate_en` (for read gate training) or `dfi_rdlvl_en` (for read data eye training) is asserted. Similar to `dfi_rdlvl_en`, the `dfi_lvl_pattern` signal may transition after training completes.

For more information on `dfi_rddata_cs_n`, refer to Section 3.3, “Read Data Interface,” on page 33 and Table 9, “Read Data Signals,” on page 35.

For more information on read training, refer to Section 4.11, “DFI Training Operations,” on page 114.

3.6.2 Write Leveling Operation

The goal of write leveling is to locate the delay at which the write DQS rising edge aligns with the rising edge of the DRAM clock. By identifying this delay, the system can accurately align the write DQS within the DRAM clock.

A write leveling sequence can be initiated from the MC or the PHY. In both cases, the MC asserts the `dfi_wrlvl_en` signal to initiate or accept the leveling sequence, and the MC holds the enable signal asserted until the current training operation completes. During write leveling, `dfi_wrdata_cs_n` indicates the chip select that is currently being trained.

The signals used in write leveling are: `dfi_wrlvl_en`, `dfi_wrlvl_req`, and `dfi_wrlvl_strobe`. The programmable parameter is `phy_wrlvl_en`. The write leveling chip select signal is `dfi_phy_wrlvl_cs_n`. 
For more information on `dfi_phy_wrlvl_cs_n`, refer to Section 3.2, “Write Data Interface,” on page 29 and Table 6, “Write Data Signals,” on page 31.

For more information on write leveling signals, refer to Section 58, “Read Training in DFI Training Mode for LPDDR2 Memory Systems,” on page 119.

For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

The signals associated with the training interface are listed in Table 16, “Training Interface Signals”.

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>dfi_calvl_capture</code></td>
<td>MC</td>
<td>DFI CA Training</td>
<td>CA training capture: This signal is asserted for one DFI clock pulse; initiates the capture of the CA bus value from the DQ bus within the PHY. The capture pulse is asserted ( t_{calvl_capture} ) cycles after the calibration command is driven on ( dfi_cs_n ).</td>
<td></td>
</tr>
<tr>
<td><code>dfi_phy_calvl_cs_n</code></td>
<td>PHY</td>
<td>DFI Chip Select</td>
<td>CA training chip select: Indicates the target chip select associated with the current ( dfi_calvl_req ). This signal is only valid when ( dfi_calvl_req ) is asserted. Only a single bit can be asserted during the request. If no bits are asserted, the MC determines which chip select(s) to target for the training request.</td>
<td></td>
</tr>
</tbody>
</table>
| `dfi_calvl_en`     | MC     | DFI CA Training | PHY CA training logic enable: This signal is asserted during CA training and can be used by the PHY to enable the associated logic to execute training. If the PHY initiated the CA training request (\( dfi\_calvl\_req \)), then this serves as acknowledgement of the request. \n\n\n- 'b0 = Normal operation
- 'b1 = CA training enabled. The assertion of this signal immediately initiates the CA training process. |
| `dfi_calvl_req`    | PHY    | DFI CA Training | PHY-initiated CA training request: This is an optional signal for the PHY; other sources may be used to initiate CA training or the MC may initiate CA training independently. If the PHY asserts the \( dfi\_calvl\_req \) signal, the MC must acknowledge this request by asserting the \( dfi\_calvl\_en \) signal within \( t_{calvl\_resp} \) cycles, after which the PHY should de-assert the \( dfi\_calvl\_req \) signal.  

The PHY is not required to assert this signal during initialization or a frequency change operation. However, if the PHY does assert the request during a frequency change, the \( dfi\_calvl\_req \) signal must be asserted before or coincident with the assertion of the \( dfi\_init\_complete \) signal. |
<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_calvl_resp</td>
<td>PHY</td>
<td>DFI CA Training Response Width</td>
<td></td>
<td>CA training response. This signal indicates that the PHY has completed the current CA training routine. The training sequence may consist of one or more training routines to each of the two CA segments. The response is defined as follows:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ‘b00 = Not done</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ‘b01 = Done with pattern, do not change CA segment</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ‘b10 = Done with pattern, change CA segment</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ‘b11 = Complete</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>The dfi_calvlresp signal is asserted during both phase 1 CA training (enabled with MR41) and phase 2 CA training (enabled with MR48). The width of the dfi_calvlresp signal is generally defined as two bits.</td>
</tr>
<tr>
<td>dfi_lvl_pattern</td>
<td>MC</td>
<td>4-bits x DFI Read Training PHY I/F Width</td>
<td>0</td>
<td>Training pattern. Used to determine which training pattern should be run with the current read training operation. This is used with both gate training and read data eye training.</td>
</tr>
<tr>
<td>dfi_lvl_periodic</td>
<td>MC</td>
<td>DFI Leveling PHY I/F Width</td>
<td>0</td>
<td>Training length indicator (full or periodic). Global signal used for all training interfaces, which dictates the type of training required.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ‘b0 = Full training required; long sequence used during initialization and for larger variations.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>• ‘b1 = Periodic training required; shorter sequence used for small variations.</td>
</tr>
<tr>
<td>dfi_phyvl_ack_cs_n</td>
<td>MC</td>
<td>DFI Chip Select Width</td>
<td></td>
<td>DFI PHY training chip select acknowledge. MC acknowledgement of PHY request to train a chip select; granted only when the DRAM bus is idle and available for the PHY to use for training.</td>
</tr>
<tr>
<td>dfi_phyvl_req_cs_n</td>
<td>PHY</td>
<td>DFI Rank Width</td>
<td></td>
<td>DFI PHY training chip select request. This signal enables the PHY to request to train each chip select individually.</td>
</tr>
<tr>
<td>dfi_phy_rdlvl_cs_n</td>
<td>PHY</td>
<td>DFI Chip Select Width x DFI Read Training PHY I/F Width</td>
<td>0x1</td>
<td>Read training chip select for read data eye training. Indicates the target chip select associated with the current dfi_rdlvl_req. This signal is only valid when dfi_rdlvl_req is asserted. Only a single bit can be asserted during the request. If no bits are asserted, the MC determines which chip select(s) to target for the training request.</td>
</tr>
<tr>
<td>dfi_phy_rdlvl_gate_cs_n</td>
<td>PHY</td>
<td>DFI Chip Select Width x DFI Read Training PHY I/F Width</td>
<td>0x1</td>
<td>Read training chip select for gate training. Indicates the target chip select associated with the current dfi_rdlvl_gate_req. This signal is only valid when dfi_rdlvl_gate_req is asserted. Only a single bit can be asserted during the request. If no bits are asserted, the MC determines which chip select(s) to target for the training request.</td>
</tr>
</tbody>
</table>
### Signal Groups

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_phy_wrlvl_cs_n</td>
<td>PHY</td>
<td>DFI Chip Select Width x DFI Write Leveling PHY I/F Width</td>
<td>0x1</td>
<td>Write leveling chip select. Indicates the target chip select associated with the current <code>dfi_wrlvl_req</code>. This signal is only valid when <code>dfi_wrlvl_req</code> is asserted. Only a single bit can be asserted during the request. If no bits are asserted, the MC determines which chip select(s) to target for the training request.</td>
</tr>
</tbody>
</table>
| dfi_rdlvl_en            | MC     | DFI Read Leveling MC I/F Width | 0x0     | PHY read data eye training logic enable. This signal is asserted during read data eye training. If the PHY initiated the read data eye training request (dfi_rdlvl_req), then this serves as an acknowledgment of that request.  
  - ‘b0 = Normal operation  
  - ‘b1 = Read Data eye training logic enabled. The assertion of this signal immediately initiates read data eye training. This signal may enable specific training logic within the PHY. If the dfi_rdlvl_en signal is asserted, the MC and the PHY must reset their DFI read data word pointers to 0 on de-assertion of this signal. For more information, refer to Section 4.8.4, “Read Data Interface in Frequency Ratio Systems”. |
| dfi_rdlvl_gate_en       | MC     | DFI Read Leveling MC I/F Width | 0x0     | PHY gate training logic enable. This signal is asserted during gate training. If the PHY initiated the gate training request (dfi_rdlvl_gate_req), then this serves as an acknowledgment of that request.  
  - ‘b0 = Normal operation  
  - ‘b1 = Gate training logic enabled. The assertion of this signal immediately triggers gate training. If the dfi_rdlvl_gate_en signal is asserted, the MC and the PHY must reset their DFI read data word pointers to 0 on de-assertion of this signal. For more information, refer to Section 4.8.4, “Read Data Interface in Frequency Ratio Systems” |
<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_rdlvl_req</td>
<td>PHY</td>
<td>dfi_rdlvl_req</td>
<td>0x0</td>
<td>PHY-initiated read data eye training request. The PHY initiates read data eye training, other sources may be used to initiate read data eye training, or the MC may initiate read data eye training independently. The PHY may drive independent read data eye training requests from each data slice; however the MC must read level all data slices based on a single assertion of the dfi_rdlvl_req signal. If the PHY asserts the dfi_rdlvl_req signal, the MC must acknowledge the request by asserting the dfi_rdlvl_en signal within t_rdlvlResp cycles, after which the PHY should de-assert the dfi_rdlvl_req signal.</td>
</tr>
<tr>
<td>dfi_rdlvl_resp</td>
<td>PHY</td>
<td>dfi_rdlvl_resp</td>
<td></td>
<td>Read training response. Indicates that the PHY has completed read data eye training or gate training. The width of the dfi_rdlvl_resp signal is generally defined as a bit-per-PHY data slice.</td>
</tr>
<tr>
<td>dfi_wrlvl_en</td>
<td>MC</td>
<td>dfi_wrlvl_en</td>
<td>0x0</td>
<td>PHY write leveling logic enable. This signal is asserted during write leveling. If the PHY initiated the write leveling request (dfi_wrlvl_req), then this serves as an acknowledge of that request.  • ‘b0 = Normal operation  • ‘b1 = Write leveling enabled. The assertion of this signal initiates write leveling.</td>
</tr>
<tr>
<td>dfi_wrlvl_req</td>
<td>PHY</td>
<td>dfi_wrlvl_req</td>
<td>0x0</td>
<td>PHY write leveling request. This is an optional signal for the PHY; other sources may be used to initiate write leveling, or the MC may initiate write leveling independently. The PHY may drive independent write leveling requests from each data slice; however the MC must write level all data slices based on a single assertion of the dfi_wrlvl_req signal. If the PHY asserts the dfi_wrlvl_req signal, the MC must acknowledge the request by asserting the dfi_wrlvl_en signal within t_wrlvlResp cycles, after which the PHY should de-assert the dfi_wrlvl_req signal.</td>
</tr>
<tr>
<td>dfi_wrlvl_resp</td>
<td>PHY</td>
<td>dfi_wrlvl_resp</td>
<td></td>
<td>Write leveling response. Indicates that the PHY has completed write leveling. The width is generally defined as a bit-per-PHY data slice.</td>
</tr>
<tr>
<td>dfi_wrlvl_strobe</td>
<td>MC</td>
<td>dfi_wrlvl_strobe</td>
<td>0x0</td>
<td>Write leveling strobe. Asserts for one DFI clock pulse; initiates the capture of the write level response from the DQ bus within the PHY.</td>
</tr>
</tbody>
</table>
Timing parameters relevant for certain read training and write leveling operations are identified in Table 17, “Training Interface Timing Parameters,” on page 53. All timing parameters are defined only once for the interface and must apply to all PHY data slices.

### TABLE 17.

**Training Interface Timing Parameters**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_calvl_capture</td>
<td>PHY</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>CA training capture delay from command. Specifies the number of DFI clock cycles after the controller transmits the calibration command on dfi_cs_n before the dfi_ca_capture pulse is driven.</td>
</tr>
<tr>
<td>t_calvl_en</td>
<td>PHY</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>CA training enable time. Specifies the minimum number of DFI clock cycles from the assertion of the dfi_calvl_en signal to the de-assertion of the dfi_ck signal.</td>
</tr>
<tr>
<td>t_calvl_max</td>
<td>MC</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>CA training maximum time. Specifies the maximum number of DFI clock cycles that the MC will wait for a response (dfi_calvl_resp) to a CA training enable signal (dfi_calvl_en).</td>
</tr>
<tr>
<td>t_calvl_resp</td>
<td>MC</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>CA training response. Specifies the maximum number of DFI clock cycles after a CA training request is asserted (dfi_calvl_req) to when the MC will respond with a CA training enable signal (dfi_calvl_en).</td>
</tr>
<tr>
<td>t_calvl_cc</td>
<td>PHY</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>CA training chip select to chip select delay. Specifies the minimum number of DFI clock cycles from one calibration command to the next calibration command.</td>
</tr>
<tr>
<td>t_rdlvl_en</td>
<td>PHY</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>Read training enable time. Specifies the minimum number of DFI clock cycles from the assertion of the dfi_rdlvl_en or dfi_rdlvl_gate_en signal to the first read (DDR4 or DDR3) or mode register read (LPDDR2) command.</td>
</tr>
<tr>
<td>t_rdlvl_max</td>
<td>MC</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>Read training maximum time. Specifies the maximum number of DFI clock cycles that the MC waits for a response (dfi_rdlvl_resp) to a read training enable signal (dfi_rdlvl_en or dfi_rdlvl_gate_en).</td>
</tr>
<tr>
<td>t_rdlvl_resp</td>
<td>MC</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>Read training response. Specifies the maximum number of DFI clock cycles after a read training request is asserted (dfi_rdlvl_req or dfi_rdlvl_gate_req) to when the MC responds with a read training enable signal (dfi_rdlvl_en or dfi_rdlvl_gate_en).</td>
</tr>
<tr>
<td>t_rdlvl_rr</td>
<td>PHY</td>
<td>1</td>
<td>.a</td>
<td>DFI clock cycles</td>
<td>Read training command-to-command delay. Specifies the minimum number of DFI clock cycles after the assertion of a read command to the next read command.</td>
</tr>
</tbody>
</table>

For DDR4 and DDR3 DRAMs, references a read data command. For LPDDR2 DRAMs, references a mode register read command.
The programmable parameters for read training and write leveling are limited to the parameters defined in Table 18, “DFI Training Programmable Parameters”. The DFI programmable parameters may be implemented as programmable registers within the devices and must be defined by each device.

### TABLE 18.  
**DFI Training Programmable Parameters**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>phyrdlvl_en</td>
<td>PHY</td>
<td>0</td>
<td>1</td>
<td>DFI clock cycles</td>
<td>Specifies whether the PHY is supporting read data eye training on the DFI bus</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- b0 = Disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- b1 = Enabled</td>
</tr>
<tr>
<td>phyrdlvl_gate_en</td>
<td>PHY</td>
<td>0</td>
<td>1</td>
<td>DFI clock cycles</td>
<td>Specifies whether the PHY is supporting gate training on the DFI bus.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- b0 = Disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- b1 = Enabled</td>
</tr>
<tr>
<td>phywrlvl_en</td>
<td>PHY</td>
<td>0</td>
<td>1</td>
<td>DFI clock cycles</td>
<td>Specifies whether the PHY is supporting write leveling on the DFI bus.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- b0 = Disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- b1 = Enabled</td>
</tr>
</tbody>
</table>

3.6.3  **dfi_lvl_pattern Encoding**

To synchronize the MC and the PHY with the defined training sequences, and the specific sequence required for each training operation, the MC transmits the **dfi_lvl_pattern** signal across the DFI bus to the PHY.
3.6.4 Periodic Training Flag

The **dfi_lvl_periodic** control signal is a general purpose training signal that is relevant when the PHY can execute a long or short training sequence as needed.

The **dfi_lvl_periodic** signal defines the type of training required and determines if a full training sequence is required. The MC sets a single bit on the **dfi_lvl_periodic** signal to indicate to the PHY whether the system may require a longer training sequence (when initializing or re-starting from the self refresh state), or whether the system only needs a short training (when in an operating state and simply tuning the delays).

The **dfi_lvl_periodic** signal is utilized with all training interfaces and all DRAM types that utilize training. The encoding of the **dfi_lvl_periodic** signal is defined in Table 16, “Training Interface Signals,” on page 49.

The timing parameters associated with the training interface are listed in Table 17, “Training Interface Timing Parameters,” on page 53.

For more information on which signals are required and which signals are optional, refer to Section 2, “DFI Signal Requirements,” on page 19.

3.7 Low Power Control Interface

The Low Power Control interface handles transmission of signals to enter and exit an idle state; the interface includes signals and timing parameters. Low Power Control is an optional feature for both the MC and the PHY unless the system requires a low power interface. It may be advantageous to place the PHY in a low power state when the MC has knowledge that the memory subsystem will remain in the idle state for a period of time. Depending on the state of the system, the MC communicates state information to the PHY allowing the PHY to enter the appropriate power saving state.

The Low Power Control interface consists of signals that inform the PHY of a low power mode opportunity, as well as how quickly the MC will require the PHY to resume normal operation, and timing parameters. Section 19, “Low Power Control Interface Signals,” on page 56 describes the signals used in the low power control interface: **dfi_lp_req** (low power opportunity request), **dfi_lp_ack** (low power acknowledge) and **dfi_lp_wakeup** (low power wakeup time).

Table 20, “Low Power Control Timing Parameters,” on page 58 describes the timing parameters: **lp_resp** and **lp_wakeup**.
More information on the low power control interface is provided in Section 4.12, “Low Power Control Handshaking,” on page 124. For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

The signals associated with the low power interface are listed in Table 19, “Low Power Control Interface Signals”.

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_lp_ack</td>
<td>PHY</td>
<td>1 bit</td>
<td>0x0</td>
<td><strong>Low power acknowledge.</strong> The dfi_lp_ack signal is asserted to acknowledge the MC low power opportunity request. The PHY is not required to acknowledge this request. If the PHY acknowledges the request, the dfi_lp_ack signal must be asserted within tlp_resp cycles after the dfi_lp_req signal assertion. Once asserted, this signal should remain asserted until the dfi_lp_req signal de-asserts. The signal must de-assert within tlp_wakeup cycles after the dfi_lp_req signal de-asserts, indicating that the PHY is able to resume normal operation. If the PHY ignores the request, the dfi_lp_ack signal must remain de-asserted for the remainder of the low power mode opportunity. The dfi_lp_req signal is asserted for at least tlp_resp cycles.</td>
</tr>
<tr>
<td>dfi_lp_req</td>
<td>MC</td>
<td>1 bit</td>
<td>0x0</td>
<td><strong>Low power opportunity request.</strong> The dfi_lp_req signal is used by the MC to inform the PHY of an opportunity to switch to a low power mode. The MC must assert a constant value on the dfi_lp_wakeup signal while this signal is asserted before the request is acknowledged by the PHY through the assertion of the dfi_lp_ack signal or until tlp_resp cycles have elapsed. The MC may increase the value of the dfi_lp_wakeup signal if both the dfi_lp_req and dfi_lp_ack signals are asserted. Following the de-assertion of the dfi_lp_req signal, the PHY has tlp_wakeup cycles to resume normal operation and de-assert the dfi_lp_ack signal.</td>
</tr>
</tbody>
</table>
dfi_lp_wakeup

MC 4 bits  -a

Low power wakeup time. The dfi_lp_wakeup signal indicates which one of the 16 wakeup times the MC is requesting for the PHY.

The signal is only valid when the dfi_lp_req signal is asserted.

The dfi_lp_wakeup signal must remain constant until the dfi_lp_ack signal is asserted. Once the request has been acknowledged, the MC may increase the dfi_lp_wakeup signal, permitting the PHY to enter a lower power state. The PHY is not required to change power states in response to the wakeup time change.

The MC may not decrease this value once the request has been acknowledged. The value of the dfi_lp_wakeup signal at the time that the dfi_lp_req signal is de-asserted sets the tlp_wakeup time.

- ‘b0000 = tlp_wakeup is 16 cycles
- ‘b0001 = tlp_wakeup is 32 cycles
- ‘b0010 = tlp_wakeup is 64 cycles
- ‘b0011 = tlp_wakeup is 128 cycles
- ‘b0100 = tlp_wakeup is 256 cycles
- ‘b0101 = tlp_wakeup is 512 cycles
- ‘b0110 = tlp_wakeup is 1024 cycles
- ‘b0111 = tlp_wakeup is 2048 cycles
- ‘b1000 = tlp_wakeup is 4096 cycles
- ‘b1001 = tlp_wakeup is 8192 cycles
- ‘b1010 = tlp_wakeup is 16384 cycles
- ‘b1011 = tlp_wakeup is 32768 cycles
- ‘b1100 = tlp_wakeup is 65536 cycles
- ‘b1101 = tlp_wakeup is 131072 cycles
- ‘b1110 = tlp_wakeup is 262144 cycles
- ‘b1111 = tlp_wakeup is unlimited

a. This signal is not meaningful during initialization; no default value is required.
The timing parameters associated with the low power interface are listed in Table 20, “Low Power Control Timing Parameters”.

### Table 20. Low Power Control Timing Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tlp_resp</td>
<td>MC</td>
<td>1</td>
<td>7</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles after the assertion of the dfi_lp_req signal to the assertion of the dfi_lp_ack signal.</td>
</tr>
<tr>
<td>tlp_wakeup</td>
<td>MC</td>
<td>16</td>
<td>–</td>
<td>DFI clock cycles</td>
<td>Specifies the target maximum number of DFI clock cycles that the dfi_lp_ack signal may remain asserted after the de-assertion of the dfi_lp_req signal. The dfi_lp_ack signal may de-assert at any cycle after the de-assertion of the dfi_lp_req signal.</td>
</tr>
</tbody>
</table>

a. It is recommended to fix this timing parameter at 7 cycles.
b. The minimum supportable value is 0; the DFI does not specify a maximum value. The range of values supported is implementation-specific.

### 3.8 Error Interface

The error interface handles the transmission of error information; the interface includes signals and timing parameters. The error interface is an optional feature for both the MC and the PHY.

In a DDR memory sub-system, the PHY may detect various error conditions including DRAM errors (e.g., ECC errors) or PHY-specific errors (e.g., loss of DLL lock or a read DQS error). In error-condition scenarios, it may be desirable to communicate the error information from the PHY to the MC for error reporting and other possible error responses. The MC is not required to take any action other than reporting errors.

The error interface defines two signals and a timing parameter. The PHY may support the dfi_error signal with or without dfi_error_info. The PHY may use a subset of the dfi_error_info signal; un-driven signals must be tied LOW at the MC.

The error signals are not phased for Frequency Ratio. For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.
The signals associated with the error interface are listed in Table 21, “Error Signals”.

<table>
<thead>
<tr>
<th>Signal</th>
<th>From</th>
<th>Width</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_error</td>
<td>PHY</td>
<td>DFI Error Width</td>
<td>0</td>
<td>DFI Error. Indicates that the PHY has detected an error condition.</td>
</tr>
<tr>
<td>dfi_error_info</td>
<td>PHY</td>
<td>DFI Error Width * 4</td>
<td>0</td>
<td>DFI Error Info. Provides additional information about the source of the error detected. Only considered valid when dfi_error is asserted.</td>
</tr>
</tbody>
</table>

Typically, the width of the dfi_error signal would be equal to 1-bit per data slice plus 1 bit for control. The PHY may implement dfi_error as a single bit or any other width not exceeding the sum of the data slices + 1 bit for control. The MC should accept 1 bit per instance as defined by the sum of data slices plus 1 bit for control.

The dfi_error_info signal is 4-bits per instance. The number of instances should be the same for the dfi_error and dfi_error_info signals. The dfi_error_info signal is defined for some error types in this specification and may be further defined as design-specific errors by the PHY.

The error interface defines a maximum timing parameter, $t_{error\_resp}$. The timing parameter defines the maximum delay between receiving a command or data, and detection of an error associated with that command or data.

The timing parameter associated with the error interface is listed in Table 22, “Error Timing Parameter”.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Defined By</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{error_resp}$</td>
<td>PHY</td>
<td>1</td>
<td>$a$</td>
<td>DFI clock cycles</td>
<td>Specifies the maximum number of DFI clock cycles that may occur from the DFI bus transaction(s) which are known to be affected by the error condition and the assertion of the dfi_error signal.</td>
</tr>
</tbody>
</table>

$^a$ The minimum supportable value is 1; the DFI does not specify a maximum value. The range of values supported is implementation-specific.
4.0 Functional Use

While some of the diagrams illustrate DFI PHY signals, these signals are only an interpretive example of internal PHY signals, they are not signals on the DFI.

4.1 Initialization

The DFI signals that communicate commands or status, shown in Figure 3, “Dependency on dfi_init_complete”, must maintain their default value until the dfi_init_complete signal is asserted.

The default value for each signal is listed in the corresponding interface table. For example, the default for control signals are listed in the default column of Table 4, “Control Signals,” on page 27.

1. High active signals have a default value of 0 (e.g., dfi_odt, dfi_wrdata_en).
2. Low active signals have a default value of 1 (e.g., dfi_cs_n, dfi_we_n).
3. Signal buses have an unspecified default value (e.g., dfi_address, dfi_cid).
4. State-specific signals have state-specific values (e.g., dfi_dram_clk_disable, dfi_parity_in).

1. The dfi_address signal does not have a default value in most cases. However, for LPDDR2 DRAMs, the dfi_address bus must drive a NOP command until the dfi_init_complete signal is asserted.

The dfi_init_start signal is used to indicate that the MC is ready to drive the DFI signals and that two optional signals of the status interface (dfi_data_byte_disable and dfi_freq_ratio) are valid. The dfi_data_byte_disable signal informs the PHY if the MC is disabling certain byte lanes from use during data transfers, and the dfi_freq_ratio signal identifies the MC:PHY frequency ratio. The PHY may use the dfi_init_start signal assertion to know that these status signals are valid.

Figure 4, “System Setting Signals - dfi_init_start Asserts Before dfi_init_complete” shows that during initialization, if data byte disabling or the frequency ratio protocol are implemented, the dfi_init_start signal should only be asserted after the dfi_data_byte_disable and/or the dfi_freq_ratio signals have been defined. If the PHY requires this information for proper initialization, the PHY should wait for the
dfi_init_start assertion before asserting the dfi_init_complete signal. Once asserted, the MC may release or hold the dfi_init_start signal.

Figure 4, “System Setting Signals - dfi_init_start Asserts Before dfi_init_complete” shows that the dfi_init_complete signal may be asserted before the assertion of the dfi_init_start signal. If neither the data byte disabling nor the frequency ratio protocol are implemented, or the PHY does not require this information for proper initialization, the PHY may assert the dfi_init_complete signal without regard to the assertion of the dfi_init_start signal.

NOTE: The dfi_init_start signal must be asserted during initialization, even if the PHY is not requiring this information. The MC may immediately de-assert the dfi_init_start signal, or may continue to hold it asserted.

The DFI specification does not impose or dictate a reset sequence or any type of signal training for either the PHY or the MC prior to DFI signal assertion. However, the assertion of the dfi_init_complete signal signifies that the PHY is ready to respond to any assertions on the DFI by the MC and ensures appropriate responses on the DFI. The PHY must guarantee the integrity of the address and control interface to the DRAMs prior to asserting the dfi_init_complete signal.

For LPDDR2 DRAMs, the dfi_address bus must drive a NOP command until the dfi_init_complete signal is asserted and the signals dfi_act_n, dfi_bank, dfi_bg, dfi_cid, dfi_cas_n, dfi_ras_n and dfi_we_n are unused and must remain at a constant value when the DFI bus is being used.
Some of the training interface signals must remain at default until after the assertion of the `dfi_init_complete` signal. No default value must be maintained for the following signals: `dfi_act_n`, `dfi_bank`, `dfi_bg`, `dfi_wrdtwa`, `dfi_wrdtwa_mask`, `dfi_rddata`, `dfi_phyupd_type`, `dfi_rdlvl_res`, `dfi_wrlvl_res` and `dfi_lp_wakeup`. The `dfi_address` signal also has no default value except for LPDDR2 DRAMs.

### 4.2 Control Signals

The DFI control signals consist of the Command Address (CA) signals `dfi_act_n`, `dfi_address`, `dfi_bank`, `dfi_bg`, `dfi_cas_n`, `dfi_ras_n` and `dfi_we_n`, and `dfi_cid`, `dfi_ce`, `dfi_cs_n`, `dfi_odt`, and `dfi_reset_n`. The DFI control signals correlate to the DRAM control signals, and are driven according to the timing parameters `tctrl_delay` and `tcmd_lat`.

For more information on control signals and parameters, refer to Section 3.1, “Control Interface”.

Figure 6, “DFI Control Interface Signal Relationships” shows that the control signals are driven to the DRAMs and the DFI relationship of the control signals is expected to
be maintained at the PHY-DRAM boundary so any delays should be consistent across all signals and defined through the timing parameter $t_{ctrl\_delay}$.

FIGURE 6. DFI Control Interface Signal Relationships

---

a) For LPDDR2, these signals are not used and should be held in an idle state.
b) Only valid for DDR4; held constant for non-DDR4 systems.
The system may not utilize all of the pins on the DRAM interface such as additional banks and chip selects, however, these signals must still be driven through the DFI and may not be left floating.

Based on current DRAM settings, the MC defines $t_{cmd\_lat}$ with the parameter value defining when the CA bus is driven for each command. The timing of the CA bus assertion is relative to the assertion of $dfi\_cs\_n$.

Figure 7, “Example of $t_{cmd\_lat}$ ($t_{cmd\_lat}=1$, $tphy\_wrlat=2$)” illustrates how the $t_{cmd\_lat}$ parameter relates the DFI command to the DFI chip select. Furthermore, Figure 7 shows how DFI timing parameters, such as $t_{phy\_wrlat}$, relate to the DFI command when $t_{cmd\_lat}$ is defined as a non-zero value.

For more information on $t_{cmd\_lat}$, refer to Table 5, “Control Timing Parameters,” on page 28.

### FIGURE 7.

Example of $t_{cmd\_lat}$ ($t_{cmd\_lat}=1$, $tphy\_wrlat=2$)

#### 4.3 Data Bus Inversion

DBI is an optional DFI feature used with write and read data transmissions to generate write DBI data and invert both write and read data for DBI as required. When DBI is enabled, the $phy\_dbi\_mode$ parameter is applicable.

If $phy\_dbi\_mode = 0$, the MC controls the DBI functionality and the $dfi\_rddata\_dbi\_n$ signal is required. If $phy\_dbi\_mode = 1$, the PHY performs DBI generation and data inversion. If DBI is required in a system, either the MC or the PHY can generate the DBI output to DRAM and the output must be used to selectively invert data for write commands.

The PHY defines the $phy\_dbi\_mode$ parameter value to determine how DBI is handled, as defined in Table 8, “Write Data Programmable Parameters”.

If the MC supports DBI on DFI, the MC must support both settings of the $phy\_dbi\_mode$ parameter; the MC must be able to generate DBI and invert the write data and read data.
as needed for DBI, and interface with a PHY that generates and handles the data inversion for DBI. The PHY can optionally support either setting of the `phydbi_mode` parameter; the PHY can optionally generate DBI and invert the write data and read data as required. If the PHY does not generate DBI and invert the corresponding write/read data, the PHY must be able to interface to a MC that has DBI support. When both CRC and DBI are enabled in a system, special care needs to be taken regarding where CRC and DBI are performed in order to operate correctly.

When `phydbi_mode` = 0, the PHY transfers the read DBI data on `dfi_rddata_dbi` coincident with `dfi_rddata`. The MC transfers the write DBI data on `dfi_wrdata_mask` coincident with `dfi_wrdata`.

### 4.4 Write Transactions

The write data transaction handles the transmission of write data across the DFI bus.

The DFI write transaction includes the signals for write data (`dfi_wrdata`), write data mask (`dfi_wrdata_mask`), write data enable (`dfi_wrdata_en`), and the optional write data chip select (`dfi_wrdata_cs_n`), and the associated timing parameters `tphy_wrlat` and `tphy_wrdata`, and programmable parameters `phycrc_mode` and `phydbi_mode`.

The `dfi_wrdata_en` signal must correlate with the number of data transfers executed on the DRAM bus; one continuous assertion of the `dfi_wrdata_en` signal may encompass data for multiple write commands.

If write data chip select is enable, the `dfi_wrdata_cs_n` signal provides the target data path chip select value to each of the PHY data slices. For more information on these signals, refer to Section 3.2, “Write Data Interface,” on page 29.

#### 4.4.1 Write Transaction Sequence

The sequence for DFI write transactions is listed below; the effect of using the optional write data chip select, CRC, or DBI is shown within brackets.

1. The write command is issued.
2. `tphy_wrlat` cycles elapse (`tphy_wrlat` can be zero).

   [If write data chip select is enabled, `tphy_wreslat` cycles elapse.]

The `tphy_wrlat` parameter defines the number of cycles between when the write command is driven on the DFI to assertion of the `dfi_wrdata_en` signal. The `tphy_wrlat` parameter is PHY-defined but may be specified in terms of other fixed system values.

The write timing parameters (`tphy_wrdata` and `tphy_wrlat`) must be held constant while commands are being executed on the DFI bus; however, if necessary, the write timing parameter values may be changed when the bus is in the idle state. The `tphy_wrdata`
and \(t_{\text{phy_wrlat}}\) timing parameters work together to define the number of cycles from the assertion of a write command on the DFI control interface to when write data is driven on the DFI bus and must be consistent with the write latency timing that correlates to the DRAM timing.

[If chip select is enabled, the PHY defines the \(t_{\text{phy_wrcslat}}\) timing parameter to specify the desired alignment of the command to the \(\text{dfi_wrdata_cs_n}\) signal; the PHY defines the \(t_{\text{phy_wrcsgap}}\) timing parameter to specify the additional delay it requires between two consecutive commands that are targeting different chip selects. The \(t_{\text{phy_wrcslat}}\) timing parameter must be held constant while commands are being executed on the DFI bus; however, if necessary, the \(t_{\text{phy_wrcslat}}\) parameter value may be changed when the bus is in the idle state. The PHY may require the MC to add delay beyond other system timing requirements to account for PHY-specific adjustments transitioning between data path chip selects.]

[The gap timing requirement may only be applicable to certain chip-select-to-chip-select transitions and not be applicable to other data path chip select transitions where the PHY is not required to make an internal adjustment on the transition; this gap timing requirement is system-specific. For example, a system may not require additional delay on transitions between chip select 0 and chip select 1, but may require additional delay when transitioning from chip select 0 to chip select 2. Accordingly, the interface does not require the gap timing to be applied to every chip select transition.]

3. [If chip select is enabled and the MC supports chip select, the MC drives \(\text{dfi_wrdata_cs_n}\) a minimum of the DFI data transfer width (\(\text{dfi_{rw_length}}\)) plus the gap timing (\(t_{\text{phy_wrcsgap}}\)). The minimum time the chip select is guaranteed to remain driven to the PHY relative to the write command is defined by \(t_{\text{phy_wrcslat}} + \text{dfi_{rw_length}} + t_{\text{phy_wrcsgap}}\).

The maximum delay that can be achieved between the assertion of a new chip select value on \(\text{dfi_wrdata_cs_n}\) and the corresponding \(\text{dfi_wrdata_en}\) is limited to the maximum time the PHY has from changing the target chip select to receiving the write data transfer (\(t_{\text{phy_wrlat}} - t_{\text{phy_wrcslat}}\)).

The PHY must define the \(t_{\text{phy_wrcslat}}\) and \(t_{\text{phy_wrcsgap}}\) timing parameters to allocate the time between transactions to different chip selects necessary for PHY-specific adjustments.

If the MC does not support chip select but the PHY does support it, the PHY inputs should be tied-off disabled.]

4. For non-contiguous write commands, the \(\text{dfi_wrdata_en}\) signal is asserted on the DFI after \(t_{\text{phy_wrlat}}\) is met and remains asserted for the number of cycles required to complete the write data transfer sent on the DFI control interface; \(t_{\text{phy_wrlat}}\) can be zero.
[If CRC is enabled, the MC extends the dfi_wrdata_en signal to accommodate the extended DRAM burst length and the signal is asserted for an odd number of cycles per burst.]

5. For contiguous write commands, the dfi_wrdata_en signal is asserted after $t_{phy_wrlat}$ is met and remains asserted for the entire length of the data stream; $t_{phy_wrlat}$ can be zero. [If CRC is enabled, the MC extends the dfi_wrdata_en signal to accommodate the extended DRAM burst length and the signal may be asserted for an odd number of cycles per burst.]

6. $t_{phy_wrdata}$ cycles elapse.

7. The associated write data (dfi_wrdata) and masking (dfi_wrdata_mask) signals are sent.

[If CRC is enabled, the MC utilizes the dfi_wrdata bus to send CRC data to the PHY; the MC utilizes the dfi_wrdata_pN outputs for frequency ratio systems.]

[If DBI is enabled, dfi_wrdata_mask transfers the write data inversion information instead of the write data mask.]

The MC must always drive dfi_wrdata and associated signals with the correct timing relative to the write command as defined by the timing parameters $t_{phy_wrdata}$ and $t_{phy_wrlat}$.

The $t_{phy_wrdata}$ parameter defines the timing requirements between the assertion of the dfi_wrdata_en signal assumed and when the write data is driven on the dfi_wrdata signal. The exact value of the $t_{phy_wrdata}$ parameter for a particular application is determined by how many cycles the PHY must receive the dfi_wrdata_en signal prior to receiving the dfi_wrdata signal.

If the PHY requires notification of pending write data sooner than 1 cycle, the $t_{phy_wrdata}$ parameter may be increased. However, setting $t_{phy_wrdata}$ to a value greater than 1 may restrict the minimum write latency supported by the interface. The DFI specification does not dictate a value for the $t_{phy_wrdata}$ parameter.

8. The dfi_wrdata_en signal de-asserts $t_{phy_wrdata}$ cycles before the last valid data is transferred on the dfi_wrdata bus.

9. $t_{phy_wrdata_delay}$ cycles elapse. The DFI bus enters the idle state.

The idle state timing parameter defines the number of DFI clocks from dfi_wrdata_en to the completion of the write data transfer on the DRAM bus. The MC drives the next value (any valid chip select or inactive).

Seven situations showing system behavior with two write transactions are presented in Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13 and Figure 14. System behavior with three write transactions using dfi_wrdata_cs_n is shown in Figure 15.
“Write Commands Utilizing dfi_wrdata_cs_n,” on page 73.

Figure 8, shows back-to-back writes for a system with a \( t_{\text{phy_wrlat}} \) of zero and a \( t_{\text{phy_wrdata}} \) of one. The dfi_wrdata_en signal is asserted with the write command for this situation, and is asserted for two cycles per command to inform the DFI that two cycles of DFI data are sent for each write command. The timing parameters and the timing of the write commands allow the dfi_wrdata_en signal and the dfi_wrdata stream to be sent contiguously.

**Back-to-Back Writes (DRAM Burst of 4: \( t_{\text{phy_wrlat}}=0 \), \( t_{\text{phy_wrdata}}=1 \))**

Figure 9 shows an interrupted write command. The dfi_wrdata_en signal should be asserted for 4 cycles for each of these write transactions. However, since the first write is interrupted, the dfi_wrdata_en signal is asserted for a portion of the first transaction and the complete second transaction. The dfi_wrdata_en signal will not de-assert
between write commands, and the \texttt{dfi\_wrdata} stream will be sent contiguously for a portion of the first command and the complete second command.

\section*{FIGURE 9.} \textit{Back-to-Back Interrupted Contiguous Writes (DRAM Burst of 8: \texttt{t\_phy\_wrlat}=3, \texttt{t\_phy\_wrdata}=2)}
Figure 10 shows back-to-back burst-of-8 writes. The dfi_wrdtata_en signal must be asserted for 4 cycles for each of these write transactions.

Figure 11, Figure 12, Figure 13 and Figure 14 also show two complete write commands, with different tphy_wrlat and tphy_wrdtata timing parameters and for different DRAM types. The dfi_wrdtata_en signal is asserted for two cycles for each write transaction. The tphy_wrlat timing and the timing between the write commands causes
the **dfi_wrdata_en** signal to be de-asserted between commands. As a result, the **dfi_wrdata** stream is non-contiguous.
Two Independent Writes (DRAM Burst of 8: $t_{\text{phy\_wrlat}} = 3$, $t_{\text{phy\_wrdata}} = 3$)

Two Independent Writes (DRAM Burst of 4: $t_{\text{phy\_wrlat}} = 3$, $t_{\text{phy\_wrdata}} = 4$)
Figure 15, “Write Commands Utilizing dfi_wrdata_cs_n” shows three write commands, with a gap between the second and third commands.

**FIGURE 15.** Write Commands Utilizing dfi_wrdata_cs_n

4.4.2 DBI - Write

DBI is an optional DFI feature used with write data transmissions. The phydbi_mode parameter is only needed when DBI is supported in DFI.

For more information on the phydbi_mode parameter, refer to Table 7, “Write Data Timing Parameters,” on page 32.

When the MC generates the write DBI data, the MC also inverts write data for DBI as required. The MC transmits the write DBI data across the DFI bus on dfi_wrdata_mask_pN. In DBI mode, the PHY is only required to transfer the write DBI data through the PHY. While write data is transmitting, the DBI data transmits simultaneously on the dfi_wrdata_mask signal. The dfi_wrdata_mask signal is sent coincident with the corresponding dfi_wrdata bus.

For frequency ratio systems, the dfi_wrdata_mask signal is extended, with a signal defined per phase.

When both DBI and CRC are enabled in a system, special care needs to be taken regarding where DBI and CRC are performed in order to operate correctly.

4.4.3 Cyclic Redundancy Check

CRC is an optional DFI feature used with write data transmissions to send CRC data as part of the write data burst. CRC elongates a burst of 8 unit intervals (UI) from 8UI to
10UI. When CRC is used, either the MC or the PHY can generate the CRC data; the MC must generate the CRC data if the PHY does not generate it.

While either the MC or the PHY can generate the CRC data, the PHY defines the value of the `phy_crc_mode` programmable parameter. The `phy_crc_mode` parameter is only needed when CRC is supported in DFI and uses the following definition to determine how CRC is handled:

- `phy_crc_mode == 0` → CRC generation is handled in the MC
- `phy_crc_mode == 1` → CRC generation is handled in the PHY

When CRC is supported in DFI, the system must be capable of the conditions listed in Table 23, “Systems Requiring CRC Support”.

<table>
<thead>
<tr>
<th>Description</th>
<th>MC</th>
<th>PHY</th>
</tr>
</thead>
<tbody>
<tr>
<td>Generates CRC Data</td>
<td>Yes</td>
<td>Optional</td>
</tr>
<tr>
<td>Interfaces with CRC Data</td>
<td>Yes</td>
<td>Yes&lt;sup&gt;a&lt;/sup&gt;</td>
</tr>
</tbody>
</table>

<sup>a</sup> Required if the PHY does not generate the CRC data.

Regardless of which device generates the CRC, the MC asserts ODT such that it applies to all data sent + CRC data words.

### 4.4.3.1 MC CRC Support (phy_crc_mode == 0)

When the MC generates the CRC data, the `phy_crc_mode == 0` and the MC has the following requirements.

- The MC must assert the `dfi_wrdata_en` signal for the data transmitted across the DFI bus, including CRC data.
- The MC spaces commands to handle an extended burst with CRC.
- The MC generates `dfi_odt (dfi_odt_pN in frequency ratio systems)` based on the DRAM burst length including CRC data. With CRC enabled, the MC may need to extend ODT.
- The MC needs to receive and capture error information from the PHY. These CRC write data errors are transmitted on the `dfi_alert_n_aN` signal. The MC must support a `dfi_alert_n_aN` input. If the PHY does not generate the `dfi_alert_n_aN` PHY output, the `dfi_alert_n_aN` input to the MC should be tied to a de-asserted state.

With CRC, the `dfi_wrdata_en` signal could be asserted for an odd number of cycles per burst. Without exception, the PHY must support the odd CRC burst timing.

DFI dictates that when CRC is used, the CRC data word must be incorporated in the burst of write data, but DFI does not dictate placement within the burst. The specific
ODT timing requirements are dependent on the chip selects accessed and system architecture. The `dfi_odt` assertion and de-assertion are identical in the MC CRC and PHY CRC support modes. The ODT signal timing shown is only an example of one potential solution.

To further compare MC CRC support mode and PHY CRC support mode, DFI ODT signals are included in Figure 16, “DFI Write Data Bus for MC CRC Support Mode (Two Bursts starting in Phase 0),” on page 75, Figure 18, “DFI Write Data Bus for PHY CRC Support Mode,” on page 78 and Figure 19, “DFI Write Data Bus for PHY CRC Support Mode with Burst Chop,” on page 79.

Figure 16 and Figure 17 illustrate the DFI write data bus for a 2:1 frequency ratio system with CRC extending a burst of 8 by 1 additional clock DRAM cycle.

The `dfi_wrdata_en` signal is only asserted for the data transmitted across the DFI, and consequently is not extended to include CRC data words.
4.4.3.2 PHY CRC Support (phy_crc_mode == 1)

If a PHY is capable of generating CRC data, the phy_crc_mode == 1 and the MC has the following requirements.

- The MC must disable its CRC generation logic so that CRC data is not transmitted across the DFI bus for write commands.
- The MC must assert the dfi_wrdata_en signal only for the data transmitted across the DFI bus, NOT for CRC.
- The MC spaces commands to handle an extended burst with CRC.
- The MC generates dfi_odt (dfi_odt_pN in frequency ratio systems) based on the DRAM burst length including CRC data. With CRC enabled, the MC may need to extend ODT.
- The MC needs to receive and capture error information from the PHY. These CRC write data errors are transmitted on the dfi_alert_n_aN signal. The MC must support a dfi_alert_n_aN input. If the PHY does not generate the dfi_alert_n_aN PHY output, the dfi_alert_n_aN input to the MC should be tied to a de-asserted state.
4.4.3.3 Burst Chop 4 with PHY CRC Support ($\text{phy}_{\text{crc\_mode}} = 1$)

In Burst Chop4 (BC4) mode, the memory burst is extended for CRC, similar to a burst of 8 requiring a 10 UI transfer. When the PHY generates the CRC data, the controller does not adjust $\text{dfi\_wrdata\_en\_pN}$ to account for the transfer of CRC data words. In a system supporting dynamic burst lengths and BC4, the PHY can use the width of the $\text{dfi\_wrdata\_en\_pN}$ signal to determine whether a transfer is a burst of 8 or whether the transfer is a BC4 data transmission. The PHY can utilize this information to determine how to generate CRC and when to send the CRC data.

Figure 18 and Figure 19 show PHY outputs that include a single extra CRC data word, shown at the end of the burst (the location of the CRC data word is DRAM-dependent). The figures also show that $\text{dfi\_odt}$ assertion and de-assertion for PHY CRC support are identical to the MC CRC Support mode in which the $\text{dfi\_odt}$ signals are extended to cover both CRC and write data. The specific ODT timing requirements are dependent on the chip selects accessed and the system topology. The ODT signal timing shown is only an example of one potential solution.

Figure 19, “DFI Write Data Bus for PHY CRC Support Mode with Burst Chop” illustrates a write BC4 case. This example shows a BC4 write followed by a burst of 8 write. With BC4, the MC only transmits 2 data words across the DFI bus. For both BC4 and burst of 8 commands, the CRC data is transmitted at the end of the burst, in UI9 and UI10.
FIGURE 18.  
DFI Write Data Bus for PHY CRC Support Mode

DFI Clock
DFI command (p0)  WR
DFI command (p1)  WR
dfi_odt_p0
dfi_odt_p1
dfi_wrdata_en_p0
dfi_wrdata_en_p1
dfi_wrdata_p0
D0 D2 D5 D7
D4
dfi_wrdata_p1
D1 D3 D4 D6

PHY
DFI PHY clock
PHY DFI Command
PHY dfi_odt
PHY dfi_wrdata_en
PHY dfi_wrdata

tph_wrlat = 0x2
tph_wrdata = 0x0
4.5 Read Transactions

The read data transaction handles the capture and return of data across the DFI bus.

The DFI read transaction includes the signals for read data enable (dfi_rddata_en), read data (dfi_rddata), read data valid (dfi_rddata_valid), target data chip select (dfi_rddata_cs_n), and the DRAM-specific read data not valid (dfi_rddata_dnv) for LPDDR2 DRAMs, and dfi_rddata_db for DDR4 systems. The timing parameters are t_rddata_en and t_phy_rdlat.

The dfi_rddata_en signal must correlate with the number of data transfers executed on the DRAM bus.

If used, the dfi_rddata_cs_n signal provides the target data path chip select value to each of the PHY data slices. For more information on these signals, refer to Section 3.3, "Read Data Interface," on page 33.
For the DFI, the read data must be returned from the PHY within a maximum delay defined by the sum of the $t_{rddata\_en}$ and $t_{phy\_rdlat}$ timing parameters. The $t_{rddata\_en}$ is a fixed delay, but the $t_{phy\_rdlat}$ is defined as a maximum value. The delay can be adjusted as long as both the MC and the PHY coordinate the change such that the DFI specification is maintained. Both parameters may be expressed as equations based on other fixed system parameters.

### 4.5.1 Read Transaction Sequence

The sequence for DFI read transactions is listed below; the effect of using the optional read data chip select or DBI is shown within brackets.

1. The read command is issued.
2. $t_{rddata\_en}$ cycles elapse.

   [If using read data chip select, $t_{phy\_rdeslat}$ cycles elapse.]

   [The PHY defines the $t_{phy\_rdeslat}$ timing parameter to specify the desired alignment of the command to the $dfi\_rddata\_cs\_n$ signal; the PHY defines the $t_{phy\_rdesgap}$ timing parameter to specify the additional delay it requires between two consecutive commands that are targeting different chip selects. The PHY may require the MC to add additional delay beyond other system timing requirements to account for PHY-specific adjustments transitioning between chip selects.]

   [The gap timing requirement is system-specific and may only be applicable to certain chip-select-to-chip-select transitions and not be applicable to other chip select transitions where the PHY is not required to make an internal adjustment on the transition. For example, a system may not require additional delay on transitions between chip select 0 and chip select 1, but may require additional delay when transitioning from chip select 0 to chip select 2. Accordingly, the interface does not require the gap timing to be applied on every chip select transition.]

3. The $t_{rddata\_en}$ parameter defines the timing requirements between the read command on the DFI interface and the assertion of the $dfi\_rddata\_en$ signal to maintain synchronicity between the MC and the PHY for the start of contiguous read data expected on the DFI interface. The exact value of this parameter for a particular application is determined by memory system components. For non-contiguous read commands, $t_{rddata\_en}$ cycles elapse, and the $dfi\_rddata\_en$ signal is asserted on the DFI and remains asserted for the number of contiguous cycles that read data is expected.

4. For contiguous read commands, $t_{rddata\_en}$ cycles after the first read command of the stream, the $dfi\_rddata\_en$ signal is asserted and remains asserted for the entire length of the data stream.

5. One continuous assertion of the $dfi\_rddata\_en$ signal may encompass data for multiple read commands. The $dfi\_rddata\_en$ signal de-asserts to signify there is no more contiguous data expected from the DFI read command(s). Note that the $dfi\_rddata\_en$ signal is not required to be asserted for any fixed number of cycles. The MC continues to drive $dfi\_rddata\_cs\_n$ a minimum of the data transfer width
(dfi_rw_length) plus the gap timing (tphy_rdcsgap); the MC may then drive the next chip select or a valid value (any valid chip select or inactive).

The minimum time the chip select is guaranteed to remain driven to the PHY relative to the read command is defined by \( t_{phy_rdcslat} + dfi_{_wr_length} + t_{phy_rdcsgap} \).

The maximum delay that can be achieved from the assertion of a new chip on dfi_rddata_cs_n and the corresponding dfi_rddata_en is limited to the maximum time the PHY has to make internal adjustments associated with changing the target chip select relative to the read data transfer (t_rddata_en - t_{phy_rdcslat}).

The PHY must define the \( t_{phy_rdcslat} \) and \( t_{phy_rdcsgap} \) timing parameters to allocate the time between transactions to different chip selects necessary for internal adjustments.

6. The data is returned with the dfi_rddata_valid signal asserted.

   [For LPDDR2 memory systems, the dfi_rddata_dnv signal has the same timing as the dfi_rddata signal.]

7. The associated read data signal (dfi_rddata) is sent.

   [If DBI is enabled, the read data dbi signal (dfi_rddata_dbi) is sent coincident with the read data signal.]

Ten situations are presented in Figure 20, Figure 21, Figure 22, Figure 23, Figure 24, Figure 25, Figure 26 and Figure 27, Figure 28 and Figure 29.

Figure 20 shows a single read transaction. In this case, the dfi_rddata_en signal is asserted for two cycles to inform the DFI that two cycles of DFI data are expected and data is returned \( t_{phy_rdlat} \) cycles after the dfi_rddata_en signal assertion.

---

**FIGURE 20.** Single Read Transaction of 2 Data Words

---

---
Figure 21 shows a single read transaction where the data is returned in less than the maximum delay. The data returns one cycle less than the maximum PHY read latency.

Figure 22 shows an interrupted read command. The `dfi_rddata_en` signal must be asserted for 4 cycles for each of these read transactions. However, since the first read is interrupted, the `dfi_rddata_en` signal is asserted for a portion of the first transaction and the complete second transaction. In this case, the `dfi_rddata_en` signal will not de-assert between read commands.

Figure 23 and Figure 24 also show two complete read transactions. The `dfi_rddata_en` signal is asserted for two cycles for each read transaction. In Figure 23, the values for the timing parameters are such that the read data is returned in a contiguous data stream for both transactions. Therefore, the `dfi_rddata_en` signal and the `dfi_rddata_valid` signal are each asserted for the complete read data stream.
In Figure 24, the $t_{rddata\_en}$ timing and the timing between the read commands causes the $dfi\_rddata\_en$ signal to be de-asserted between commands. As a result, the $dfi\_rddata\_valid$ signal is de-asserted between commands and the $dfi\_rddata$ stream is non-contiguous.
In Figure 25, the effective $t_{\text{phy_rdlat}}$ for the two transactions is different. This results in a situation in which the $\text{dfi_rddata_valid}$ signal remains asserted across commands and the $\text{dfi_rddata}$ stream is contiguous.

FIGURE 25. Two Independent Read Transactions (DDR2 Example)

The data may return to the DFI in fewer cycles than maximum delay. In Figure 26, the first read data transfer is returned in three cycles, even though the $t_{\text{phy_rdlat}}$ timing parameter is set to four cycles. The second read data transfer is returned in the maximum of four cycles.

FIGURE 26. Two Independent Read Transactions (DDR3 Example)

LPDDR2 DRAMs define a new transaction type of mode register read (MRR). From the DFI perspective, a mode register read is handled like any other read command and utilizes the same signals. Figure 27 shows an MRR transaction for a LPDDR2 memory device.
In Figure 28, the **dfi_rddata_valid** signals are transferred independently. This figure shows a one-to-one correspondence between the data words for **dfi_rddata_en** and **dfi_rddata_valid**; the **dfi_rddata_valid** words do not need to be contiguous.
Figure 29, “Read Commands Utilizing dfi_rddata_cs_n” shows three read commands, with a gap between the second and third commands.

4.5.2 DBI - Read

DBI is an optional DFI feature used with read data transmissions. The phy_dbm parameter is only needed when DBI is supported in DFI. If DBI is required in a system, DRAM DBI input must be received and used to selectively invert data for read commands.

For more information on the phy_dbm parameter, refer to Table 8, “Write Data Programmable Parameters,” on page 33.

4.5.2.1 MC DBI Support (phy_dbm==0)

The PHY captures the DRAM read DBI data and transmits the data over the DFI to the MC using the dfi_wrdata_mask and dfi_rddata_dbi signals. For more information on the DBI signals, refer to Table 6, “Write Data Signals,” on page 31 and Table 9, “Read Data Signals,” on page 35. The timing of the dfi_rddata_dbi signal is identical to the timing of the dfi_rddata signal, and the DBI data is sent coincident with the corresponding dfi_rddata bus.

For frequency ratio systems, the dfi_rddata_dbi signal is extended, similar to dfi_rddata, with a signal defined per phase. For example, with a 4:1 frequency system, the DBI information is transmitted across the dfi_rddata_dbi_w0, dfi_rddata_dbi_w1, dfi_rddata_dbi_w2, and dfi_rddata_dbi_w3 signals.
The timing of the phase outputs for DBI is identical to the dfi_rddata_wN outputs, with the data returned in a rolling order.

4.5.2.2 PHY DBI Support (phydbi_mode==1)

When the PHY generates the write DBI data, the dfi_rddata_dbi signal is not needed.

4.6 PHY Update

The DFI contains signals to support MC-initiated and PHY-initiated update processes. The signals used in the update interface are: dfi_ctrlupd_req, dfi_ctrlupd_ack, dfi_phyupd_req, dfi_phyupd_type and dfi_phyupd_ack. The idle state timing parameters used in the update interface are: tctrl_delay and twrdata_delay.

For more information on the signals, refer to Section 3.4, “Update Interface,” on page 37. For more information on the idle state timing parameters, refer to Table 5, “Control Timing Parameters,” on page 28 and Table 7, “Write Data Timing Parameters,” on page 32.

4.6.1 MC-Initiated Update

During normal operation, the MC may encounter idle time during which no commands are issued to the DRAMs and all outstanding read and write data have been transferred on the DFI bus and the write data transfer has completed on the memory bus. Assertion of the dfi_ctrlupd_req signal indicates the control, read and write interfaces on the DFI are idle. While the dfi_ctrlupd_ack signal is asserted, the DFI bus may only be used for commands related to the update process.

The MC guarantees that dfi_ctrlupd_req signal is asserted for at least tctrlupd_min cycles, allowing the PHY time to respond. The PHY may respond to or ignore the update request. To acknowledge the request, the dfi_ctrlupd_ack signal must be asserted while the dfi_ctrlupd_req signal is asserted. The dfi_ctrlupd_ack signal must de-assert at least one cycle before tctrlupd_max expires.

The MC must hold the dfi_ctrlupd_req signal as long as the dfi_ctrlupd_ack signal is asserted, and must de-assert the dfi_ctrlupd_req signal before tctrlupd_max expires.

Figure 30, “MC-Initiated Update Timing Diagram” shows that the DFI does not specify the number of cycles after the dfi_ctrlupd_ack signal de-asserts before the dfi_ctrlupd_req signal de-asserts.
4.6.2 **PHY-Initiated Update**

The PHY may also trigger the DFI to enter an idle state. This update process utilizes three signals: \texttt{dfi\_phyupd\_req}, \texttt{dfi\_phyupd\_type} and \texttt{dfi\_phyupd\_ack}. The \texttt{dfi\_phyupd\_req} signal indicates the need for idle time on the DFI, the \texttt{dfi\_phyupd\_type} signal defines the type of update required, and the \texttt{dfi\_phyupd\_ack} signal is the MC’s response signal. Four update types are specified by the DFI.

To request an update, the \texttt{dfi\_phyupd\_type} signal must be valid when the \texttt{dfi\_phyupd\_req} signal is asserted. The \texttt{t phyupd\_typeX} parameters indicate the number of cycles of idle time on the DFI control, read and write data interfaces being requested. The \texttt{dfi\_phyupd\_ack} signal must assert within \texttt{t phyupd\_resp} cycles after the assertion of the \texttt{dfi\_phyupd\_req} signal.

When the \texttt{dfi\_phyupd\_ack} signal is asserted, it must remain asserted until the \texttt{dfi\_phyupd\_req} signal de-asserts or until \texttt{t phyupd\_typeX} cycles have expired. The \texttt{dfi\_phyupd\_ack} signal must de-assert following the detection of the \texttt{dfi\_phyupd\_req} signal de-assertion. The \texttt{dfi\_phyupd\_ack} signal for the previous transaction must be
de-asserted before the `dfi_phyupd_req` signal can assert. While the `dfi_phyupd_ack` signal is asserted, the DFI bus may only be used for commands related to the update process.

Figure 32, “PHY-Initiated Update Timing Diagram” shows that the MC must respond to a PHY update request, unlike MC-initiated updates shown in Figure 30, “MC-Initiated Update Timing Diagram” and Figure 31, “MC-Initiated Update with No Response”.

### FIGURE 32.

**PHY-Initiated Update Timing Diagram**

<table>
<thead>
<tr>
<th>clock</th>
<th>dfi_phyupd_req</th>
<th>dfi_phyupd_type</th>
<th>dfi_phyupd_ack</th>
</tr>
</thead>
</table>

#### 4.6.3 DFI Idle

To prevent the condition where a PHY may disrupt the write data transfer on the memory bus, the write data transfer on the memory bus must complete before the DFI idle state is reached.

The `twrdata_delay` idle state timing parameter defines the number of DFI clocks from `dfi_wrdata_en` to the completion of the write data transfer on the memory bus. Since the requirement for an idle bus state following a write is generally an infrequent event relative to the overall traffic pattern, the accuracy of the setting should not be a performance issue, so it may be set to a larger value.

If a PHY has no dependency between completing a write data transfer on the DFI bus and the idle state, the `twrdata_delay` parameter can be set to zero.

When a PHY does have a dependency between completing a write data transfer on the DFI bus and the idle state, the `twrdata_delay` parameter should be set to a sufficiently large value to accommodate the write data width, flight time through the PHY, and worst-case timing on the memory bus.
4.7 DFI Clock Disabling

The DFI contains a `dfi_dram_clk_disable` signal which controls the DRAM clock signal to the DRAM device(s). In the default state, the DRAM clock functions normally and the `dfi_dram_clk_disable` bits are all de-asserted. If the system requires the clocks of the memory device(s) to be disabled, then the `dfi_dram_clk_disable` signal is asserted. For more information on the `dfi_dram_clk_disable` signal, refer to Section 3.5, “Status Interface,” on page 41.

Figure 34, “DRAM Clock Disable Behavior” shows that two timing parameters `t_dram_clk_disable` and `t_dram_clk_enable` indicate the number of DFI cycles that the PHY requires to respond to the assertion and de-assertion of the `dfi_dram_clk_disable` signal. The `t_dram_clk_disable` value determines the number of DFI cycles in which a rising edge of the `dfi_dram_clk_disable` signal affects the DRAM clock and
**4.8 Frequency Ratios Across the DFI**

In a DDR memory subsystem, it may be advantageous to operate the PHY at a higher frequency than the MC. If the PHY operates at a multiple of the MC frequency, the PHY transfers data at a higher data rate relative to the DFI clock and the MC has the option to execute multiple commands in a single DFI clock cycle. The DFI is defined at the MC to PHY boundary and therefore operates in the clock frequency domain of the MC.

The MC clock is always the DFI clock and all DFI signals are referenced from the MC clock.

The DFI specification supports a 1:2 or 1:4 MC to PHY frequency ratio, defining the relationship of the reference clocks for the MC and the PHY. The DFI DDR PHY clock is always the same frequency as the DRAM clock, which is 1/2 the data rate for the memory.

DFI signals may be sent or received on the PHY clock, provided the signals reference the rising edge of the DFI clock and the clock is phase aligned. The MC communicates frequency ratio settings to the PHY on the `dfi_freq_ratio` signal. This signal is only required for devices using this frequency ratio protocol.

For more information on the frequency ratio clock, refer to Section 4.8.1, “Frequency Ratio Clock Definition,” on page 92.

The frequency ratio protocol affects the write data and read data interfaces, including read data rotation and resynchronization.

Frequency ratio also affects CA and CRC parity errors.

For information on how frequency ratio affects CA and CRC parity errors, refer to Section 4.10.2.1, “CA and CRC Parity Errors in Frequency Ratio Systems,” on page 113.

### 4.8.1 Frequency Ratio Clock Definition

The DFI clock and the DFI PHY clock must be phase-aligned and at a 1:2 or 1:4 frequency ratio relative to one another. Some DFI signals from the MC to the PHY must communicate information about the signal in reference to the DFI PHY clock to maintain the correct timing information. Therefore, the DFI PHY clock is described in terms of phases, where the number of clock phases for a system is the ratio of the DFI PHY clock to the DFI clock.

Figure 35, “Frequency Ratio 1:2 Phase Definition” and Figure 36, “Frequency Ratio 1:4 Phase Definition” show the clock phase definitions for 1:2 and 1:4 frequency ratio systems.

**FIGURE 35.**

**Frequency Ratio 1:2 Phase Definition**

![Frequency Ratio 1:2 Phase Definition](image)

**FIGURE 36.**

**Frequency Ratio 1:4 Phase Definition**

![Frequency Ratio 1:4 Phase Definition](image)

### 4.8.2 Interface Signals with Frequency Ratio Systems

Write data and read data signals are defined on a per-phase basis and all signal timing is in reference to the DFI clock. The PHY must account for any assertions based on the DFI clock. Any signals driven by the PHY must only change during phase 0 of the DFI PHY clock to allow the MC the full DFI clock to capture the signal change.
The DFI specification supports the ability to send a unique command on each phase of the DFI PHY clock. To communicate this information to the PHY, the DFI specification defines commands for a frequency ratio system in a vectored format. The PHY must maintain this information to preserve the timing relationships between commands and data. Therefore, for frequency ratio systems, the control signal interface, the write data interface and the read data enable signal are all suffixed with a “_pN” where N is the phase number.

For a 1:2 frequency ratio system, instead of a single dfi_address signal, there are 2 signals: dfi_address_p0 and dfi_address_p1. The read data signal, read data valid and read data not valid signals are suffixed with a “_wN” where N is the DFI data word.

More information on the read data interface for frequency ratio systems is provided in Section 4.8.4, “Read Data Interface in Frequency Ratio Systems”. The phase 0 or DFI data word 0 suffixes are not required.

There is flexibility in system setup for frequency ratio systems. The MC may be implemented to support command output on a single phase or on multiple phases. Even if multiple phases are supported, the MC is not required to implement or drive every phase of a signal. Only phases where a command is sent must be implemented and driven. The exceptions to the rule are the dfi_cke_pN and dfi_odt_pN signals. These two signals are not necessarily driven in the same phase as the rest of the command. Therefore, these signals must be implemented for all phases of the clock to allow flexibility in timing.

The PHY must be able to accept a command on all phases to be DFI compliant. If the MC is only using certain phases, the PHY must be appropriately connected to properly interpret the command stream.

There is no requirement that signals must be implemented in the same way across the interfaces. For example, in a 2T implementation, the dfi_ras_n_pN, dfi_cas_n_pN and dfi_we_n_pN signals may be driven by the MC on all clock phases, but the dfi_cs_n_pN signal may only be driven by the MC on half of the phases.

Figure 37, “Example 1:2 Frequency Ratio Command Stream” illustrates a command stream for a 1:2 frequency ratio system and shows how the PHY in this system would interpret the DFI signals. In this example, a command is only sent on phase 0; the values of phase 0 and phase 1 commands are different. ODT information is provided on both
phases. PHY timing is shown for illustrative purposes only. The command bus signals are not always the same value and are not always equal to one.

Figure 38, “Example 1:4 Frequency Ratio Command Stream” represents the same example, in a 1:4 frequency ratio system. The command is only sent on phase 0 and
ODT information is provided on all phases. PHY timing is shown for illustrative purposes only.

**FIGURE 38.** Example 1:4 Frequency Ratio Command Stream

DFI clock

dfi_cs_n_p0

dfi_cs_n_p1, _p2, _p3

dfi_bank_p0, dfi_bg_p0

dfi_bank_p1, _p2, _p3

dfi_bg_p1, _p2, _p3

dfi_address_p0

dfi_address_p1, _p2, _p3

dfi_odt_p0

dfi_odt_p1, _p2, _p3

dfi_act_n_p0

dfi_act_n_p1, _p2, _p3

dfi_ras_n_p0

dfi_ras_n_p1, _p2, _p3

dfi_bank_p1, _p2, _p3

dfi_cs_n_p1, _p2, _p3

dfi_odt_p1, _p2, _p3

dfi_act_n_p1, _p2, _p3

dfi_ras_n_p0

dfi_ras_n_p1, _p2, _p3

dfi_bank_p1, _p2, _p3

dfi_we_n_p0

dfi_we_n_p1, _p2, _p3

dfi_we_n_p0

dfi_we_n_p1, _p2, _p3

dfi_we_n_p2

dfi_we_n_p3

DFI PHY clock

PHY dfi_cs_n

PHY dfi_bank, bg

PHY dfi_address

PHY dfi_odt

PHY dfi_act_n

PHY dfi_ras_n

PHY dfi_cas_n

PHY dfi_we_n

☑️ DFI PHY clock p0  ☑️ DFI PHY clock p1  ☑️ DFI PHY clock p2  ☑️ DFI PHY clock p3
4.8.3 **Write Data Interface in Frequency Ratio Systems**

The write data enable signal \( \text{dfi\_wrdata\_en\_pN} \) indicates to the PHY that valid \( \text{dfi\_wrdata} \) will be transmitted in \( t_{\text{phy\_wrdata}} \) cycles, and its width defines the number of data phases of the write. In order to communicate this information to the PHY, the phase information must be encoded within the signal. Therefore, this signal is also vectored into multiple signals based on the frequency ratio. Similar to the DFI command, each signal is associated with a phase of the DFI PHY clock.

Figure 39 demonstrates how a vectored \( \text{dfi\_wrdata\_en\_pN} \) signal is interpreted by the PHY in a 1:2 frequency ratio system. PHY timing is shown for illustrative purposes only.

For matched frequency systems, the DFI write data bus width is generally twice the width of the DRAM data bus. For frequency ratio systems, this DFI write data bus width is proportional to the frequency ratio to allow all of the write data that the memory requires to be sent in a single DFI clock cycle. The write data must be delivered with the DFI data words aligned in ascending order.

The timing parameters \( t_{\text{phy\_wrlat}} \) and \( t_{\text{phy\_wrdata}} \) apply in frequency ratio systems in the same way as in matched frequency systems. The \( t_{\text{phy\_wrlat}} \) parameter defines the delay from the write command to the \( \text{dfi\_wrdata\_en\_pN} \) signal. The \( t_{\text{phy\_wrdata}} \) parameter defines the delay from the \( \text{dfi\_wrdata\_en\_pN} \) signal to when data is driven on the \( \text{dfi\_wrdata\_pN} \) signal. These timing parameters are defined in terms of DFI PHY clocks and are measured relative to how the PHY interprets the data.
Figure 40 shows how data is received by the PHY in a situation where the data is sent aligned, but the enable signals are not aligned.
In Figure 41, the enable signals are sent aligned, but the data is not aligned. The MC sends the first beat of data on the phase 1 data signal. The write data must be sent unaligned to achieve the proper relationship between the command and data.

**FIGURE 41.**

1:2 Frequency Ratio Aligned Write Enable Example

### 4.8.4 Read Data Interface in Frequency Ratio Systems

Similar to the write data enable signal, the read data enable signal (**dfi_rddata_en_pN**) defines the number of clocks between the read command and the read data, and its width defines the number of data phases of the read. The PHY sends read data to the MC on the **dfi_rddata_wN** buses whenever read data is available, asserting the associated **dfi_rddata_valid_wN** signals to inform the MC which buses contain valid data. Unlike the read data enable signal which correlates to the phase of the DFI PHY clock, the read data, read data valid and read data not valid signals are all vectored with the DFI data word suffix.

For a 1:2 frequency ratio system, the read data bus is divided into 2 DFI read data words. For a 1:4 frequency ratio system, the read data bus is divided into 4 DFI read data words. Each DFI data word transfers a memory data word, the data associated with one rising and falling DQS. For example, in a 1:4 system with a memory data width of 32 bits, the DFI read data bus would consist of 4 64-bit DFI data words.

On a DFI clock, the PHY is permitted to assert any number of consecutive **dfi_rddata_valid_wN** signals that correspond to valid read data. However, the read data must be returned in a rolling order of DFI data words. For a 1:4 frequency ratio system, if read data is returned on the **dfi_rddata_w0** and **dfi_rddata_w1** buses on one
DFI clock cycle, the next transaction must return data starting on the `dfi_rddata_w2` bus, regardless of the number of DFI data words being returned. If that next transaction returned 2 DFI data words, data must be returned on the `dfi_rddata_w2` and `dfi_rddata_w3` buses. If that next transaction returned 4 DFI data words, data must be returned on the `dfi_rddata_w2`, `dfi_rddata_w3`, `dfi_rddata_w0` and `dfi_rddata_w1` buses - in that order.

For a 1:2 frequency ratio system, read data must be returned in the same manner, in a rolling order of DFI data words. In this case, there are only 2 DFI data words in the DFI read data bus - `dfi_rddata_w0` and `dfi_rddata_w1`.

The rolling order rule must be followed regardless of whether the subsequent data transfer occurs on the next DFI clock or several clocks later. For LPDDR2 memory systems, the rolling order rule applies to both reads and mode register reads. The order is critical for the PHY and MC to correctly communicate read data. Each DFI data word must be used prior to sending data on the subsequent DFI data word, requiring data to be sent contiguously. The subsequent read data must be returned on the next DFI data word relative to the previous transaction. If the last transaction ended on `dfi_rddata_w2`, for example, the next transfer must begin on `dfi_rddata_w3`. Similarly, it is not legal to return read data on only the `dfi_rddata_w0` and `dfi_rddata_w2` buses.

Both the MC and the PHY must track which signals were used in the last transfer in order to interpret the data accurately. At initialization, the DFI data word pointer is set to 0, and the first read data returned is expected on the `dfi_rddata_w0` bus. During normal operation, certain procedures may affect the read data rotation, such as frequency changing, data training or gate training. Therefore, any assertion of the `dfi_init_start` signal, or a de-assertion of the `dfi_rdlvl_en` or `dfi_rdlvl_gate_en` signals must trigger a re-initialization of the DFI data word pointer to 0.

The rotational use of the `dfi_rddata_valid_wN` signals is only required in situations where the system may return less data than the DFI read data bus. If the minimum transfer size is a multiple of the DFI read data bus width, data can always be returned on all DFI data words and the `dfi_rddata_valid_wN` signals are all driven identically. Otherwise, only certain DFI data words of the DFI read data bus are used. In either case, the MC must be able to receive data in a rotating order based on the last transfer to be DFI compliant for frequency ratio. A PHY may optionally be implemented such that it always returns read data on the entire DFI read data bus per transaction.

Regardless of how the signals are vectored, the PHY may only change read data, read data valid and read data not valid signals during phase 0 of the DFI PHY clock to allow the MC the entire DFI clock period to capture the signal and read data.

The timing parameters `t_rddata_en` and `t_phy_rdlat` apply in frequency ratio systems in the same way as in matched frequency systems. These timing parameters define the delay from the read command to the `dfi_rddata_en_pN` signal, and from the `dfi_rddata_en_pN` signal to when data is returned on the `dfi_rddata_wN` bus, respectively. These timing parameters are defined in terms of DFI PHY clocks and are measured relative to how the PHY interprets the data.
Figure 42 demonstrates how a vectored `dfi_rddata_en_pN` signal is interpreted by the PHY in a 1:2 frequency ratio system with an even value for the `trddata_en` timing parameter, and where all DFI data words are returned on a DFI clock cycle. PHY timing is shown for illustrative purposes only.

**FIGURE 42.** 1:2 Frequency Ratio Single Read Data Example with Even Read Data to Enable Timing

Figure 43 demonstrates how a vectored `dfi_rddata_en_pN` signal is interpreted by the PHY in a 1:2 frequency ratio system with an odd value for the `trddata_en` timing.
parameter, and where all DFI data words are returned on a DFI clock cycle. PHY timing is shown for illustrative purposes only.
Figure 44 demonstrates how a vectored `dfi_rddata_en_pN` signal is interpreted by the PHY in a 1:4 frequency ratio system where all DFI data words are being returned on a DFI clock cycle. PHY timing is shown for illustrative purposes only.
Figure 45 returns a single DFI data word with each command. The data for the second read command is returned on the dfi_rddata_w1 bus following the rotational order rule. PHY timing is shown for illustrative purposes only.

Similar to Figure 45, “1:2 Frequency Ratio Multiple Read Data Example”, Figure 46 shows a burst length 4 followed by a burst length 8 read. The data for the burst length 8
read command is returned starting on the `dfi_rddata_w2` bus following the rotational order rule. PHY timing is shown for illustrative purposes only.

For matched frequency systems, the DFI read data bus width is generally twice the width of the DRAM data bus. For frequency ratio systems, this DFI read data bus width is proportional to the frequency ratio to allow all of the read data that the memory
returns to be sent in a single DFI clock cycle. The read data must be delivered with the DFI data words aligned in ascending order.

4.8.4.1 DFI Read Data Rotation

In a frequency ratio system, if a read transfer is not always an even multiple of the dffi_rddata bus, the system must properly adhere to the read data rotation order. The read data is returned on the appropriate dffi_rddata_wN bus and this data must be returned in a rolling order of DFI data words. For a 1:2 frequency ratio system, if read data is returned on the dffi_rddata_w0 on one DFI clock cycle, the next transaction must return data starting on the dffi_rddata_w1 bus, regardless of the number of DFI data words being returned. This ordering rule must be followed regardless of whether the subsequent data transfer occurs on the next DFI clock or several clocks later.

In some cases, the number of read data words in a burst may not be equal to a multiple of the frequency ratio. For example, with a 4:1 frequency system, a burst of 4 DRAM words of data is transferred on 2 DFI data words. The next access, consequently, could start on dffi_rddata_w2 instead of dffi_rddata_w0.

For simplicity, the following four diagrams illustrate different potential timing scenarios with a 1:2 frequency ratio system, transmitting 2 bursts of data, with each burst extended by one DRAM clock cycle. Figure 4.6, “PHY Update” illustrates requirements of the PHY and controller when the number of DFI data words returned is not a multiple of the frequency ratio.

Many DFI systems do not require support for burst transfers that are not a multiple of the frequency ratio. However, if a system does support these burst transfers, the PHY must transfer the read data in a rotating order as shown in Figure 4.6, “PHY Update”, Figure 4.6, “PHY Update”, Figure 4.6, “PHY Update” and Figure 4.6, “PHY Update”. Additionally, the MC must be able to capture this data correctly and correlate it to the proper read command.
FIGURE 47. DFI Read Data Bus for Two 10UI Bursts, each starting in Phase 0

**MC**
- DFI clock
- DFI command (p0)
- dfi_rddata_en_p0
- dfi_rddata_en_p1
- dfi_rddata_w0
- dfi_rddata_w1
- dfi_rddata_valid_w0
- dfi_rddata_valid_w1

**PHY**
- DFI PHY clock
- DFI Command
- PHY dfi_rddata_en
- PHY dfi_rddata
- PHY dfi_rddata_valid

D0 D1 D2 D3 D4 D5 D6 D7 D8
D0 D1 D3 D5 D7 D9

trddata_en = 0x2
fphy_rdat = 0x5
FIGURE 48. 
DFI Read Data Bus for 10UI Back-to-Back Bursts Starting in Phase 0 ($t_{rddata_en}=2$, $t_{phy_rdlat}=5$)

DFI command (p0)
DFI command (p1)
dfi_rddata_en_p0
dfi_rddata_en_p1
dfi_rddata_w0
dfi_rddata_w1
dfi_rddata_valid_w0
dfi_rddata_valid_w1

DFI clock
 PHY

MC

D0 D1 D2 D3 D4 D5 D6 D7 D8 D9

$trddata_en = 0x2$
$tphy_rdlat = 0x5$
DFI Read Data Bus for 10UI Back-to-Back Bursts Starting in Phase 1

**FIGURE 49.**
4.8.4.1.1 Read Data Resynchronization

When the read data rotation order is applicable, the MC and the PHY must maintain read data synchronization to properly interpret the read data order. If a condition occurs where the read data synchronization may be lost, a mechanism is necessary to resynchronize the devices. Conditions may include training or reporting an error. In order to be able to resynchronize when either the `dfi_ctrlupd_req` or `dfi_phyupd_ack` signals are asserted, reset the read data in a Frequency Ratio implementation in both the MC and PHY. Following the assertion of either the `dfi_ctrlupd_req` or `dfi_phyupd_ack` signal, the next read data word is always sent on `dfi_rddata_w0` regardless of the location of the previous data word.

4.9 Frequency Change

The DFI specification defines a frequency change protocol between the MC and the PHY to allow the devices to change the clock frequency of the memory controller and PHY without completely re-setting the system. The memory specifications define
various memory states in which the clock frequency can be changed safely. The general procedure is to put the memory in one of these states, modify the clock frequency and then re-synchronize the system. When the new clock frequency has been established, the PHY may need to re-initialize various circuits to the new clock frequency prior to resuming normal memory operation. Once complete, the memory system is ready to resume normal operation.

Frequency Change is an optional feature. The system may use a non-DFI frequency change method, or may choose to not support frequency change. However, if both the MC and the PHY intend to use the frequency change protocol, then the MC and PHY must comply with the handshake defined by the DFI specification. The handshaking protocol defines the signals through which the MC and the PHY allow a frequency change to occur and also provides a means to abort the process if the PHY does not respond to a frequency change request. When a frequency change occurs, some of the DFI timing parameters may need to be changed.

NOTE: During the frequency change, the DFI clock must remain valid - either operating at a valid frequency or gated high or low.

The signals used in the frequency change protocol are `dfi_init_start`, asserted during initialization and in normal operation, and `dfi_init_complete`. For more information on these signals, refer to Section 3.5, “Status Interface”.

### 4.9.1 Frequency Change Protocol - Acknowledged

During normal operation, once the `dfi_init_start` and `dfi_init_complete` signal have been asserted, the system may change the DFI clock frequency. The MC asserts the `dfi_init_start` signal to indicate that a clock frequency change is being requested. The PHY should not interpret the initial `dfi_init_start` assertion as a frequency change request. When the `dfi_init_start` signal is asserted, the MC and the PHY must reset their DFI read data word pointers to 0.

The MC guarantees that the `dfi_init_start` signal remains asserted for at least `tinit_start` cycles, allowing the PHY time to respond. The PHY may respond or ignore the frequency change request. To acknowledge the request, the `dfi_init_complete` signal must be de-asserted within `tinit_start` cycles of the assertion of the `dfi_init_start` signal, or the opportunity for frequency change is withdrawn until the MC re-asserts this signal. The `dfi_init_complete` signal must de-assert at least one cycle before `tinit_start` expires.

If the frequency change is acknowledged, the MC must hold the `dfi_init_start` signal asserted as long as the frequency change continues. Once the frequency change has completed, the MC de-asserts the `dfi_init_start` signal. The PHY must then complete any re-initialization required for the new clock frequency and re-assert `dfi_init_complete` within `tinit_complete` cycles.

During a frequency change operation, the PHY must ensure that the memory interface is maintained at valid and stable levels throughout the operation to ensure that memory protocol is being observed. The MC must also insure that it maintains valid and stable levels on the DFI while `dfi_init_start` is asserted or `dfi_init_complete` is de-asserted.
Note that no maximum number of cycles for the entire cycle to complete is specified by the DFI.

Figure 51, “Frequency Change Acknowledge Timing Diagram” shows the MC holding the \texttt{dfi_init_start} signal asserted as long as the frequency change continues and the PHY re-asserting \texttt{dfi_init_complete} within $t_{\text{init_complete}}$ cycles.

### 4.9.2 Frequency Change Protocol - Not Acknowledged

The MC must assert the \texttt{dfi_init_start} signal for at least $t_{\text{init_start}}$ cycles. It is important to note that the PHY is not required to respond to a frequency change request.

Figure 52, “Frequency Change Request Ignored Timing Diagram” shows the MC asserting the \texttt{dfi_init_start} signal for $t_{\text{init_start}}$ cycles.

### 4.10 Parity

Parity bits are used in command transmission to verify that the command has been transmitted correctly between master and slave. A single parity bit is sent with each command and identifies if the number of bits set high in the \texttt{dfi_address}, \texttt{dfi_act_n}, \texttt{dfi_bg}, \texttt{dfi_bank}, \texttt{dfi_cas_n}, \texttt{dfi_ras_n} and \texttt{dfi_we_n} signals is an even or an odd number. If the DRAM receives a command where the number of bits of these signals set to ‘b1 does not match the even/odd setting of the \texttt{dfi_parity_in} signal, then an error occurred during transmission.
The `dfi_parity_in` signal is sent from the MC and is valid for one cycle per command. The command and other DFI signals are reflected on the PHY/DRAM interface `tctrl_delay` cycles after being sent.

The `dfi_parity_in` signal is sent `tpar_inlat` cycles after the DFI command; if `tpar_inlat=0`, `dfi_parity_in` and the DFI command are sent in the same cycle. The memory systems compute parity on the incoming command and compare the computed value with the value driven on the DFI parity signal. If these values do not match, the memory systems assert a parity error output, which is sent back to the PHY. The `dfi_parity_error` signal is asserted within `tphy_paritylat` cycles of the associated `dfi_parity_in` signal. Since `tphy_paritylat` is a maximum value, the `dfi_parity_error` signal cannot be correlated to one specific command, but to any command sent within the last `tphy_paritylat` cycles.

Figure 53, “Odd Command Parity Error Example Timing Diagram” shows the timing between the command and error with an odd command parity example.

<table>
<thead>
<tr>
<th>FIGURE 53.</th>
<th>Odd Command Parity Error Example Timing Diagram</th>
</tr>
</thead>
<tbody>
<tr>
<td>DFI PHY clock</td>
<td><img src="image" alt="Timing Diagram" /></td>
</tr>
<tr>
<td>DFI command</td>
<td></td>
</tr>
<tr>
<td><code>dfi_parity_in</code></td>
<td></td>
</tr>
<tr>
<td><code>dfi_alert_n_aN</code></td>
<td></td>
</tr>
</tbody>
</table>

4.10.1 CA Parity Timing

The DFI protocol supports CA parity utilizing the `dfi_parity_in` signal to transmit the parity data across the DFI. The MC generates the `dfi_parity_in` signal, sends it across the DFI, and transmits the signal through the PHY to the memory subsystem.

In frequency ratio systems, the `dfi_parity_in` signal is defined per phase, similar to the CA bus. For example, in a 1:2 frequency ratio system, the parity data is sent on `dfi_parity_in_p0` and `dfi_parity_in_p1`.

To generalize the parity support for current and future parity implementations, the `tparin_lat` parameter, defined in Table 14, “Status Interface Signals,” on page 43, specifies the timing of the `dfi_parity_in_pN` signal relative to the `dfi` command. The `tparin_lat` parameter allows the parity data to be sent coincident with the command or on a subsequent cycle.
4.10.2 CA and CRC Parity Errors

The DRAM generates both CA and CRC parity errors, and transfers the signals across the DFI bus. The MC must support the `dfi_alert_n_aN` error signal, while the PHY can optionally support the signal.

The active low `dfi_alert_n_aN` signal transmits both write CA and CRC parity errors. The PHY is not required to distinguish between a CA and a CRC parity error, instead, the PHY transmits the error to the MC for evaluation. The PHY holds the current state of the `dfi_alert_n_aN` signal until the PHY error input transitions to a new value. Consequently, the pulse width of `dfi_alert_n_aN` matches the pulse width of the DRAM subsystem error signal, plus or minus any synchronization cycles.

4.10.2.1 CA and CRC Parity Errors in Frequency Ratio Systems

With frequency ratio systems, multiple `dfi_alert_n_aN` outputs from the PHY are required to accurately transfer the error pulse width.

Table 24, “dfi_alert_n Signal With Matched and Frequency Ratio Systems,” on page 113 defines the outputs for matched frequency, 1:2 frequency, and 1:4 frequency systems. In all cases, the PHY must synchronize the `dfi_alert_n_aN` outputs to the DFI clock domain. During synchronization, the width of the DRAM error signal may change by a few cycles, and these small changes in the error pulse width are acceptable.

<table>
<thead>
<tr>
<th>System</th>
<th>Alert Outputs</th>
<th>Description</th>
</tr>
</thead>
</table>
| Matched Frequency | `dfi_alert_n` | Single Output  
Width of output indicates width of error pulse +/- synchronization errors. |
| 1:2 Frequency   | `dfi_alert_n_a0`  
`dfi_alert_n_a1` | 2 outputs, one for each phase of the DFI clock.  
Combination of signals is used to determine error pulse width.  
EXAMPLE: `dfi_alert_n_a0` and `dfi_alert_n_a1` are both asserted for 1 DFI clock period.  
The error signal width is 2 DRAM clocks +/- synchronization errors. |
In Figure 54, “dfi_alert_n aN with 1:2 Frequency Ratio”, the 1st assertion of the DRAM error signal (DRAM alert_n) is held for 2 DRAM clocks, but due to synchronization, only dfi_alert_n_a0 is asserted on the DFI bus, indicating a single DRAM clock period pulse. The 2nd assertion of the DRAM error signal is held for multiple cycles, and the DFI output indicates this functionality by asserting both dfi_alert_n_a0 and dfi_alert_n_a1 as required. The dfi_alert_n_a0 and dfi_alert_n_a1 signals correlate to the phase of the DFI clock. However, the assertion of dfi_alert_n_a0 does not directly relate to the phase of assertion on the DRAM bus and therefore the assertion of dfi_alert_n_a0 is not directly related to the phase of the write data.

<table>
<thead>
<tr>
<th>System</th>
<th>Alert Outputs</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1:4 Frequency</td>
<td>dfi_alert_n_a0</td>
<td>4 outputs, one for each phase of the DFI clock.</td>
</tr>
<tr>
<td></td>
<td>dfi_alert_n_a1</td>
<td>Combination of signals is used to determine error pulse width.</td>
</tr>
<tr>
<td></td>
<td>dfi_alert_n_a2</td>
<td>EXAMPLE:</td>
</tr>
<tr>
<td></td>
<td>dfi_alert_n_a3</td>
<td>Only dfi_alert_n_a1 and dfi_alert_n_a2 are asserted for 1 DFI clock period</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The error signal width is 2 DRAM clocks +/- synchronization errors.</td>
</tr>
</tbody>
</table>

**FIGURE 54.**

**dfi_alert_n aN with 1:2 Frequency Ratio**

**MC**

DFI clock

dfi_alert_n_a0

dfi_alert_n_a1

**PHY**

DFI PHY clock

DRAM alert_n

PHY alert_n

### 4.11 DFI Training Operations

DFI read and write training operations can increase accuracy of signal placement at higher speeds in DDR4, DDR3, and LPDDR2 systems.

The DFI has three training operations to support read training and write leveling. Read training” collectively refers to two operations, gate training and read data eye training.
For more information on the training operations and to identify operations that correspond to specific devices, refer to Section 3.6, “DFI Training Interface,” on page 47.

For DFI compliance, the MC must support both “Non-DFI Mode” and “DFI Training Mode” for the applicable training operations; the PHY may support one mode for each applicable training operation and the mode is set per operation.

Support for the defined state of each programmable parameter must be defined by each device and may be implemented as programmable registers within the device. The parameter is defined as a single enable bit indicating whether or not the corresponding DFI training operation (gate training, read data eye training, or write leveling) is enabled.

In DFI training mode, the MC sets up the DRAM for gate training, read data eye training, or write leveling and periodically issues read or write commands. The PHY is responsible for determining the correct delay programming for each operation. The PHY evaluates the data returned from the commands, adjusts the delays and evaluates the results to locate the appropriate edges. The MC assists by enabling and disabling the leveling logic in the DRAMs and the PHY and by generating the necessary read commands, mode register reads or write strobes. The PHY informs the MC when it has completed training, which triggers the MC to stop generating commands and to return to normal operation.

The MC must complete all transactions in progress to memory prior to initiating any of the training operations. Once any of the enable signals are asserted, the PHY should immediately enable the associated logic. During training, the MC does not use the memory response from the PHY. Therefore the only relevant DFI timing parameters are \( t_{rdvl\_rr} \) for read training and \( t_{wrlvl\_ww} \) for write leveling. The timing parameter \( t_{rdvl\_rr} \) defines the minimum number of cycles that the MC should wait between issuing reads for DDR4 and DDR3 memory systems or mode register reads for LPDDR2 memory systems. The timing parameter \( t_{wrlvl\_ww} \) dictates the minimum delay between write strobes. The MC continues to drive subsequent commands every \( t_{rdvl\_rr} \) cycles, or subsequent write strobes every \( t_{wrlvl\_ww} \) until the PHY drives all bits of the response signal (\( dfi\_rdvl\_resp \) or \( dfi\_wrlvl\_resp \)) high.

Multiple training sequences can be defined, with the sequence information supplied by either the MC or the PHY. The MC must provide flexibility to run training sequences required by the PHY and should not dictate a set of sequences. The PHY determines the sequences necessary to accomplish training. Both the MC and the PHY need to be aware of the defined training sequences and the specific sequence required for each training operation.

Whether the MC or the PHY initiates the training sequence, the MC asserts the enable signal to initiate or accept the training sequence, and the MC holds the enable signal asserted until the current training operation completes. For information on how the MC defines the required training sequence, refer to Section 3.6.1, “Read Training Operation,” on page 48.
NOTE: The DFI training requires the MC to support the training sequences to the PHY by generating MRW commands, toggling the enable parameter, generating the appropriate strobe signals, and evaluating the response. The PHY is responsible for adjusting the DLL delays and evaluating the responses from memory. When the PHY is satisfied with the training sequence, a completion response is sent back to the MC.

For DDR4, training sequence accuracy is increased with a selection of encodings. The MC determines a sequence of up to four unique, non-default Multi-Purpose Register (MPR) values and formats and drives the \texttt{dfi_lvl_pattern} signal to communicate the sequence to the PHY to indicate the training pattern that is currently active.

In Non-DFI mode, the PHY either does not support training or supports training independent of the DFI signaling. In Non-DFI mode, the associated training interface is not used, and the MC should be capable of generating the required MRS commands to enter or exit the test modes of the DRAMs.

### 4.11.1 Initiating a Training Operation

The MC or the PHY may initiate any training operation. Training may be executed during initialization, frequency change or during normal operation. The MC is responsible for initiating gate training, read data eye training, and/or write leveling required during initialization or frequency change. The PHY should not request training or leveling during initialization; if the PHY requests training during a frequency change, the PHY must assert it prior to asserting \texttt{dfi_init_complete}.

The PHY can request gate training by driving the \texttt{dfi_rdlvl_gate_req} signal, read data eye training by driving the \texttt{dfi_rdlvl_req} signal, or write leveling by driving the \texttt{dfi_wrlvl_req} signal.

The MC must respond to any of these requests by asserting the appropriate enable (\texttt{dfi_rdlvl_en}, \texttt{dfi_wrlvl_en} or \texttt{dfi_rdlvl_gate_en}) within the relevant \texttt{t_rdlvl_resp} or \texttt{t_wrlvl_resp} cycles.

Figure 55 shows this timing relationship for the data eye training process. The timing is similar for gate training and write leveling.

---

**FIGURE 55. Read Data Eye Training Request Timing**

The MC waits for the response signal to be asserted before disabling the active training logic. The response is always received on the \texttt{dfi_rdlvl_resp} or \texttt{dfi_wrlvl_resp} signals.
The DFI specifies maximum times that the system waits for a response on the dfi_rdlvl_resp or dfi_wrlvl_resp signals as \( t_{rdvl\_max} \) and \( t_{wrlvl\_max} \), respectively.

During read training, when dfi_rdlvl_en or dfi_rdlvl_gate_en is asserted, the MC will drive the target chip select on dfi_rddata_cs_n. During write leveling when dfi_wrlvl_en is asserted, the MC will drive the target chip select on dfi_wrdata_cs_n.

A MC supporting the DFI Training mode in a system which supports independent training per chip select must support the data path chip selects dfi_rddata_cs_n and dfi_wrdata_cs_n, and the training chip select signals dfi_phy_rdlvl_cs_n, dfi_phy_rdlvl_gate_cs_n, and dfi_phy_wrlvl_cs_n. A PHY asserting the DFI training mode request optionally may support any combination of these signals. Any unused input signals should be tied inactive at the MC.

For more information on write leveling signals, refer to Section 58, “Read Training in DFI Training Mode for LPDDR2 Memory Systems,” on page 119.

For more information on which signals are required and which signals are optional, refer to Table 2, “DFI Signal Requirements,” on page 19.

4.11.2 Read Training

“Read training” collectively refers to gate training and read data eye training.

The goal of gate training is to locate the setting at which the initial read DQS rising edge aligns with the rising edge of the read DQS gate. Once this setting is identified, the read DQS gate can be adjusted to the approximate midpoint of the read DQS preamble prior to the DQS.

To indicate proper alignment of the gate to the first read DQS, the gate training operation requires that the read DQS gate be placed within the bounds of the beginning of the read DQS preamble and the falling edge of the first read DQS. Placing the gate within the bounds of the timing window may require another alignment method or may require running gate training iteratively.

For an example of gate training, refer to Figure 56, “Gate Leading DQS Timing,” on page 118.

The gate training signals are: dfi_rddata_en, dfi_rdlvl_gate_en, dfi_rdlvl_gate_req, dfi_rdlvl_resp and the DFI command bus. The corresponding mode parameter is phyrdlvl_gate_en. When the PHY initiates gate training, the PHY can optionally send the dfi_phy_rdlvl_gate_cs_n signal to indicate the targeted chip select. The MC transfers the dfi_rddata_gate_cs_n signal to identify the chip select currently being trained.

The goal of data eye training is to identify the delay at which the read DQS rising edge aligns with the beginning and end transitions of the associated DQ data eye. By identifying these delays, the system can calculate the midpoint between the delays and accurately center the read DQS within the DQ data eye.
The read data eye training signals are: \texttt{dfi\_rddata\_en}, \texttt{dfi\_rdlvl\_en}, \texttt{dfi\_rdlvl\_req}, \texttt{dfi\_rdlvl\_resp} and the DFI command bus. The corresponding mode parameter is \texttt{PHY\_rdlvl\_en}. When the PHY initiates data eye training, the PHY can optionally send the \texttt{phy\_rdlvl\_cs\_n} signal to indicate the targeted chip select. The MC responds by executing training and transfers \texttt{dfi\_rddata\_cs\_n} to indicate the chip select being trained.

From the MC perspective, the gate training and read data eye training operations are handled identically so both operations may be issued utilizing a single interface. For more information on the gate training and data eye training operations, refer to Section 3.3, “Read Data Interface,” on page 33 and Section 3.6, “DFI Training Interface,” on page 47.

Figure 56 is an example of gate training.

**FIGURE 56.**

\textit{Gate Leading DQS Timing}

<table>
<thead>
<tr>
<th>DFI Command</th>
<th>RD</th>
</tr>
</thead>
<tbody>
<tr>
<td>example DQS</td>
<td></td>
</tr>
<tr>
<td>example gate</td>
<td></td>
</tr>
</tbody>
</table>

| preamble |
| valid read DQS gate window |

Figure 57 demonstrates read training in DDR4 and DDR3 memory systems. Figure 58 shows read training in LPDDR2 memory systems.

- DDR4, DDR3: MRS commands are used to enable and disable the read training logic in the DRAMs.
- LPDDR2: No MRS commands are required to enable/disable the leveling mode in the DRAMs.

In both cases, the \texttt{dfi\_rdlvl\_en} signal is used to enable/disable the read training logic in the PHY. During read training, \texttt{dfi\_rddata\_valid} and \texttt{dfi\_rddata} are ignored in DDR4 and DDR3 systems. All evaluations and delay changes are handled within the PHY. When the PHY has found the necessary edges and completed read training, the PHY drives the \texttt{dfi\_rdlvl\_resp} signal high, which informs the MC that the procedure is done. The MC then de-asserts the \texttt{dfi\_rdlvl\_en} signal. Once the \texttt{dfi\_rdlvl\_en} signal has de-asserted, the PHY may stop driving the \texttt{dfi\_rdlvl\_resp} signal.
4.11.3 Write Leveling

The goal of write leveling is to locate the delay at which the write DQS rising edge aligns with the rising edge of the memory clock. By identifying this delay, the system can accurately align the write DQS within the memory clock.
When the PHY initiates write leveling, the PHY can optionally send the `dfi_phy_wrlvl_cs_n` signal to indicate the targeted chip select. The MC transfers the signal to identify the chip select currently being trained. For more information on the write leveling parameter, refer to Section 3.6.2, “Write Leveling Operation,” on page 48.

The signals used in write leveling are: `dfi_wrlvl_en`, `dfi_wrlvl_req`, and `dfi_wrlvl_strobe`. The corresponding parameter is PHY_WRLVL_EN. The write leveling chip select signal is `dfi_phy_wrlvl_cs_n`. For more information on write leveling signals, refer to Section 3.2, “Write Data Interface,” on page 29.

Figure 59 demonstrates write leveling in DFI Training mode. The MRS commands are used to enable and disable the write leveling logic in the DRAMs and the `dfi_wrlvl_en` signal is used to enable/disable the write leveling logic in the PHY.

**FIGURE 59.**

*Write Leveling in DFI Training Mode*

<table>
<thead>
<tr>
<th>DFI Command</th>
<th>MRS</th>
<th>NOP</th>
<th>MRS</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>dfi_wrlvl_en</code></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><code>dfi_wrlvl_strobe</code></td>
<td>DQS</td>
<td></td>
<td>DQ</td>
</tr>
<tr>
<td><code>dfi_wrlvl_req</code></td>
<td>DQ</td>
<td></td>
<td></td>
</tr>
<tr>
<td><code>dfi_wrlvl_resp</code></td>
<td>DQ</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

\[ a = \text{Enables DRAM Write Leveling Logic}\]
\[ b = \text{Disables DRAM Write Leveling Logic}\]
\[ t_A, t_B = \text{Timing delays required by the DDR4 and DDR3 specifications}\]

**4.11.4 dfi_lvl_pattern Encoding**

In DDR4 systems executing read training, the MC drives the `dfi_lvl_pattern` signal to define the required training sequence. The `dfi_lvl_pattern` signal must be valid when the enable signal is asserted for gate training and data eye training. Similar to the enable signal, the `dfi_lvl_pattern` signal may transition when training completes.

The `dfi_lvl_pattern` signal encodes the required training sequences for DDR4 DRAMs. The width of `dfi_lvl_pattern` is: (4 x DFI Read Leveling PHY I/F Width), with a 4-bit encoding defined per slice. The DDR4 encoding determines which MPR is accessed, which DRAM-defined MPR data format is used, and if a unique, non-default, pattern is utilized. The DFI bus does not define the unique patterns; the MPR signals contain a set of encodings which can be used to define unique patterns, with the MC and the PHY programming determining the specific patterns.
NOTE: The `dfi_lvl_pattern` signal must hold its value and not transition throughout the training sequence.

In Figure 60, “dfi_lvl_pattern Timing,” on page 121, ‘Sequence X’ can be any valid sequence defined by the valid `dfi_lvl_pattern` encodings. This value will indicate the pattern returned by the DRAM and evaluated by the PHY.

NOTE: If multiple sequences are required, the MC can assert `dfi_rdlvl_en` and/or `dfi_rdlvl_gate_en` multiple times with different values driven on `dfi_lvl_pattern`.

The `dfi_lvl_pattern` signal encoding supports both serial and staggered MPR formats without specific support for the parallel format. The non-default MPR value and format encodings can be used to select a parallel format if required. The `dfi_lvl_pattern` encodings support up to 4 unique, non-default, MPR values and formats for DDR4. These encodings, ‘b1000 to ‘b1011, can select an MPR number, value, and format to create a unique training sequence. For example, the ‘b1000 encoding, defined as Sequence 0, could select the following training sequence:

- MPR Number: MPR2
- MPR Value: 0x1111_1110
- MPR Format: Serial

A setting of 4'b0000 will select a DDR3-like MPR setting.
Table 25, “DDR4 Encoding of dfi_lvl_pattern,” on page 122 is used for gate training and data eye training for DDR4 DRAMs.

### Table 25.

**DDR4 Encoding of dfi_lvl_pattern**

<table>
<thead>
<tr>
<th>dfi_lvl_pattern</th>
<th>Non-default</th>
<th>Format</th>
<th>MPR</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>[3]</td>
<td>[2]</td>
<td>[1]</td>
<td>[0]</td>
</tr>
<tr>
<td>0 0 0 0</td>
<td>Serial format</td>
<td>Access MPR0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 0 0 1</td>
<td>Default MPR Value</td>
<td>Access MPR1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 1 0 0</td>
<td>Staggered format</td>
<td>Access MPR2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 1 1 0</td>
<td>Default MPR Value</td>
<td>Access MPR3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 1 1 1</td>
<td>Non-default MPR Value</td>
<td>Sequence 0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 0 0 0</td>
<td>Any MPR</td>
<td>Sequence 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 0 1 0</td>
<td>Any format</td>
<td>Sequence 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 1 1 1</td>
<td>All defined programatically</td>
<td>Sequence 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 1 1 0</td>
<td>Reserved for future use</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 1 1 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### 4.11.5 Support for Non-data Commands During Training

A PHY training sequence that exceeds the time the MC allows between refreshes or other required commands requires a method for executing these commands. This sequence must be supported by all MCs and PHYs supporting the DFI training interface for all supported DFI training sequences.

For DDR4 and DDR3, Read Training and Write Leveling require an MRW command to be issued to place memory in a data eye training (MPR) or write leveling operating mode. In either case, the memory specification does not permit any commands other than NOP and MRW while memory is in the special operating mode. Therefore, execution of a refresh will require issuance of an MRW to exit the special operating mode before executing the refresh command.

The sequence required to execute a refresh or other non-data command while running a read or write leveling sequence during training is:
1. Wait for the current command-to-command timing to complete ($t_{rr}$ or $t_{ww}$).

2. If required, execute an MRW to exit the training mode. In all cases, maintain the assertion of the training enable signal ($\text{dfi}_{-}\text{rdlvl}_{-}\text{en}$, $\text{dfi}_{-}\text{rdlvl}_{-}\text{gate}_{-}\text{en}$, or $\text{dfi}_{-}\text{wrlvl}_{-}\text{en}$).

3. Execute a refresh or other non-data command.

4. If required, execute an MRW to re-enter the identical training state previously occupied.

5. Continue training sequence after meeting all timing requirements associated with MRW-to-command timing as defined at the beginning of the sequence.

Maintaining the assertion of the enable signal ($\text{dfi}_{-}\text{rdlvl}_{-}\text{en}$, $\text{dfi}_{-}\text{rdlvl}_{-}\text{gate}_{-}\text{en}$, or $\text{dfi}_{-}\text{wrlvl}_{-}\text{en}$) allows the PHY to distinguish the exit portion of this command sequence from an aborted training sequence and the enter portion of this command sequence from the start of a new sequence.

Figure 61, “Refresh Execution During Read Training Operation” shows that the PHY should continue the training from the point where it was interrupted. Since the PHY did not assert the response signal ($\text{dfi}_{-}\text{rdlvl}_{-}\text{resp}$ or $\text{dfi}_{-}\text{wrlvl}_{-}\text{resp}$), the sequence is not complete.

Figure 62, “Refresh Execution During Read Training Operation With Completion Response” shows that if the response is asserted any time during the refresh sequence, the training sequence should be completed as previously defined.

The training sequences may require the MC to maintain certain signal states while training is in progress. For example, during write leveling the MC may drive ODT. When exiting the training sequence to execute a non-data command such as a refresh, the MC may need to change the state of such signals as appropriate for the commands being executed.
4.12 Low Power Control Handshaking

If the PHY has knowledge that the DFI will be idle for a period of time, the PHY may be able to enter a MC-initiated low power state. During low power handshaking, the DFI clock must maintain a valid and constant clock operating frequency.

When the MC detects an idle time, the MC asserts the \texttt{dfi\_lp\_req} signal to the PHY and the \texttt{dfi\_lp\_wakeup} signal with the wakeup time required. The PHY can acknowledge the request and go into low power mode based on the wakeup time required and remain in low power mode as long as the request and acknowledge are both asserted, or the PHY can disregard the request and not change power states even if a low power opportunity request was acknowledged.

If the request is acknowledged through the assertion of the \texttt{dfi\_lp\_ack} signal, the PHY may enter a low power mode as long as the \texttt{dfi\_lp\_req} signal remains asserted. Once the \texttt{dfi\_lp\_req} signal is de-asserted, the PHY must return to normal operating mode within the number of cycles indicated by the \texttt{dfi\_lp\_wakeup} signal.

Wakeup time is a specific number of cycles (\texttt{tlp\_wakeup} cycles) in which the PHY is required to respond to a signal change (the de-assertion of the \texttt{dfi\_lp\_req} signal) on the DFI. The DFI specification defines up to 16 different wakeup times; neither the MC nor the PHY are required to support all of the defined wakeup times. Generally, the PHY should enter the lowest supported power state that allows low power exit within the required wakeup time.

The MC may support the \texttt{dfi\_lp\_req} signal with or without the \texttt{dfi\_lp\_ack} signal. The MC guarantees that \texttt{dfi\_lp\_req} will be asserted and the \texttt{dfi\_lp\_wakeup} signal will be constant for at least \texttt{tlp\_resp} cycles, allowing the PHY time to respond. The PHY may respond or ignore the low power mode request. To acknowledge the request, the PHY must assert the \texttt{dfi\_lp\_ack} signal within \texttt{tlp\_resp} clock cycles of the request signal assertion, during which time the MC must hold the \texttt{dfi\_lp\_wakeup} signal constant. Once the request has been acknowledged by the PHY, the MC may de-assert the \texttt{dfi\_lp\_req} signal. The PHY must de-assert the \texttt{dfi\_lp\_ack} signal within \texttt{tlp\_wakeup}.
clock cycles after the \texttt{dfi\_lp\_req} signal is de-asserted and be ready for normal operation.

Figure 63, “Low Power Control Handshaking Timing Diagram” shows a sequence in which the request is acknowledged.

---

**FIGURE 63.** Low Power Control Handshaking Timing Diagram

![Low Power Control Handshaking Timing Diagram](image)

Figure 64, “Low Power Control Request with No Response” shows that the \texttt{dfi\_lp\_ack} signal is not required to assert when the \texttt{dfi\_lp\_req} signal is asserted. The MC must assert the \texttt{dfi\_lp\_req} signal for at least \texttt{tlp\_resp} cycles. If the \texttt{dfi\_lp\_ack} signal is not asserted within \texttt{tlp\_resp} cycles, the PHY must not assert the acknowledge for the current request. The \texttt{dfi\_lp\_req} signal should be de-asserted after \texttt{tlp\_resp} cycles have elapsed without an acknowledge.

---

**FIGURE 64.** Low Power Control Request with No Response

![Low Power Control Request with No Response](image)

After the request has been acknowledged, the MC may increase the time that the PHY has to respond beyond the time that was initially defined. The MC is allowed to change the \texttt{dfi\_lp\_wakeup} signal to a larger value as long as both the \texttt{dfi\_lp\_ack} and \texttt{dfi\_lp\_req} signals are asserted. This results in a longer \texttt{tlp\_wakeup} time for the PHY.
The value of the `dfi_lp_wakeup` signal when the `dfi_lp_req` signal is de-asserted will be used to define the `t_{lp_wakeup}` time.

Figure 4.13, “Error Signaling” shows a scenario with the assumption that the wakeup time is increased with each change.

**FIGURE 65.** Low Power Control Handshaking Timing Diagram with Multiple Wakeup Times

**4.13 Error Signaling**

The optional DFI error interface enables the PHY to communicate error information from the PHY to the MC.

For data errors, the timing parameter is defined as the max delay from `dfi_wrdata_en` or `dfi_rddata_en` to the assertion of the `dfi_error` signal.

For command errors, the timing parameter is defined as the max delay from command to the assertion of the `dfi_error` signal. Since the timing parameter is a maximum delay, it is not always possible to correlate the error with a specific command.

Figure 66, “Example of Error Condition”, shows the error interface for the control signal interface of the PHY. The error condition does not affect RD A and RD B, the error condition may affect RD C and/or RD D.

**FIGURE 66.** Example of Error Condition
4.13.1 Error Code Definitions

Table 26, “Error Codes” defines specific error codes, error codes reserved for future use, and error codes available for design-specific definition. Not all defined error codes apply to all systems; all error types are optional unless required as part of another interface.

If multiple errors occur in a single clock cycle, the PHY is responsible for resolving communication through error prioritization, using multiple clocks, or other means.

<table>
<thead>
<tr>
<th>Error Response Code</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>General purpose</td>
<td>The PHY indicates a general purpose error.</td>
</tr>
<tr>
<td>0001</td>
<td>Internal PHY</td>
<td>The PHY indicates some internal error condition.</td>
</tr>
<tr>
<td>0010-0111</td>
<td>Reserved</td>
<td>Reserved for a future definition.</td>
</tr>
<tr>
<td>1000 - 1111</td>
<td>User-defined</td>
<td>These error codes are available for user definition.</td>
</tr>
</tbody>
</table>

5.0 Signal Timing

The DFI specification does not specify timing values for signaling between the MC and the PHY. The only requirement is that a DFI clock must exist, and all DFI-related signals must be driven by registers referenced to the rising edge of this clock. There are no restrictions on how these signals are received, nor any rules on the source of the DFI clock. Compatibility between the MC and the PHY at given frequencies is dependent on the specification of both the output timing for signals driven and the setup and hold requirements for reception of these signals on the DFI.

However, the DFI signals are categorized into three signal groups that place restrictions on how signals may be driven and captured by DFI devices. All DFI signals may be driven from the DFI clock and captured on the following rising edge of the DFI clock. However, some signals may allow less restrictive timing which may alleviate timing restrictions within the design.

For frequency ratio systems, the PHY must send and receive DFI signals with respect to the rising edge of the DFI clock, even if the signals are driven and captured by registers clocked by the higher frequency DFI PHY clock.

There are three signal groups:

1. Standard Signals
   Standard signals contain timing critical information on a cycle-by-cycle basis and, therefore, must be sent and received on every DFI clock. The Control Interface
signals fall into the standard signal category because the Control Interface signals must be cycle-accurate to properly communicate memory commands.

Standard signals must be sent on the DFI clock and must be received on every DFI clock period for proper operation. All standard signals are required to meet setup and hold time to the DFI clock at the destination. Neither device should have a dependency on the source clock of the other device; the source and destination clock should always be assumed to be the DFI clock.

2. State-Retaining Signals

State retaining signals contain information that is not single cycle-critical because state retaining signals retain a state change until either a signal acknowledge is received or a timing parameter has been satisfied. The Update Interface signals fall into the standard signal category because all signal state changes are defined in terms of signal responses and timing parameters.

State-retaining signals may be sent and received in the same way on every DFI clock period. They may also be sent and/or received by a divided frequency clock; provided that the lower frequency clock is an even multiple (½, ¼, etc.) and is phase aligned to the DFI clock.

All state-retaining signals are required to meet setup and hold time to the DFI clock at the destination regardless of whether the signal is generated from the DFI clock or from a lower frequency, phase-aligned clock source. Neither device should have a dependency on the source clock of the other device; the source and destination clock should always be assumed to be the DFI clock. If a lower frequency clock is used, the associated timing parameters must be set to appropriately account for the timing effects of using a lower frequency clock at either the source or destination. The timing parameters are always defined in terms of the DFI clock regardless of the source and destination clock frequency.

3. Timer-Based Signals

Training signals such as the `dfi_rdlvl_delay_x` and `dfi_rdlvl_resp` are classified as timer-based signals because the training signals are not valid until the `t_rdlvl_load` and `t_rdlvl_resplat` timing parameters are met.

Timer-based signals do not have a clock-edge dependency because timer-based signals are either not required to be valid until a timing parameter has been met, another signal has been asserted, or they are expected to be static during normal operation (static signals may be changed during idle times).

Timer-based signals do not have to meet setup and hold time to the DFI clock except on the cycle after meeting the associated timing parameter. Timer-based signals may also be changed during idle times in which case the setup and hold times are irrelevant. For the purpose of timing analysis, timer-based signals may be treated as multi-cycle paths.

Table 27, “Signal Group Divisions.” shows that each DFI signal is categorized into a signal group.
### TABLE 27. Signal Group Divisions.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Signal Group</th>
</tr>
</thead>
<tbody>
<tr>
<td>dfi_act_n (or dfi_act_n_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_alert_n_aN</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_address (or dfi_address_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_bank (or dfi_bank_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_bg (or dfi_bg_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_cas_n (or dfi_cas_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_cid (or dfi_cid_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_cke (or dfi_cke_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_ctrlupd_ack</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_ctrlupd_req</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_data_byte_disable</td>
<td>Timer-Based</td>
</tr>
<tr>
<td>dfi_dram_clk_disable</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_error</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_error_info</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_freq_ratio</td>
<td>Timer-Based</td>
</tr>
<tr>
<td>dfi_init_complete</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_init_start</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_lp_ack</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_lp_req</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi(lp)_wakeup</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_lvl_pattern</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_lvl_periodic</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_odt (or dfi_odt_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_parity_error</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_parity_in (or dfi_parity_in_pN)</td>
<td>Standard</td>
</tr>
<tr>
<td>Signal</td>
<td>Signal Group</td>
</tr>
<tr>
<td>------------------------------</td>
<td>----------------</td>
</tr>
<tr>
<td>dfi_phy_rdlvl_cs_n</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_phy_rdlvl_gate_cs_n</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_phyupd_ack</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_phyupd_req</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_phyupd_type</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_phy_wrlvl_cs_n</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_ras_n</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_ras_pN)</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_rddata_wN)</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_cs_n_pN</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_rddata_dbi_n_wN</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_rddata_dnv</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_rddata_dnv_wN)</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_en</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_rddata_en_pN)</td>
<td></td>
</tr>
<tr>
<td>dfi_rddata_valid</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_rddata_valid_wN)</td>
<td></td>
</tr>
<tr>
<td>dfi_rdlvl_en</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_rdlvl_gate_en</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_rdlvl_gate_req</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_rdlvl_req</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_rdlvl_resp</td>
<td>Timer-Based</td>
</tr>
<tr>
<td>dfi_reset_n</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_reset_pN)</td>
<td></td>
</tr>
<tr>
<td>dfi_we_n</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_we_pN)</td>
<td></td>
</tr>
<tr>
<td>dfi_wrdata</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_wrdata_pN)</td>
<td></td>
</tr>
<tr>
<td>dfi_wrdata_cs_n_pN</td>
<td>Standard</td>
</tr>
<tr>
<td>dfi_wrdata_en</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_wrdata_en_pN)</td>
<td></td>
</tr>
<tr>
<td>dfi_wrdata_mask</td>
<td>Standard</td>
</tr>
<tr>
<td>(or dfi_wrdata_mask_pN)</td>
<td></td>
</tr>
<tr>
<td>dfi_wrlvl_en</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_wrlvl_req</td>
<td>State-Retaining</td>
</tr>
<tr>
<td>dfi_wrlvl_resp</td>
<td>Timer-Based</td>
</tr>
<tr>
<td>dfi_wrlvl_strobe</td>
<td>Standard</td>
</tr>
</tbody>
</table>
### 6.0 Glossary

#### TABLE 28. Glossary of Terms

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command Address (CA) Signals</td>
<td>Includes the following control interface signals: <code>dfi_act_n</code>, <code>dfi_address</code>, <code>dfi_bank</code>, <code>dfi_bg</code>, <code>dfi_ras_n</code>, <code>dfi_cas_n</code>, and <code>dfi_we_n</code>. The DRAM class determines the signals applicable to a specific system.</td>
</tr>
<tr>
<td>CA Bus</td>
<td>JEDEC defines the CA bus as a double data rate bus containing command, address and bank/row buffer information. The CA bus is specific to LPDDR2 systems.</td>
</tr>
<tr>
<td>Command Bus</td>
<td>Includes the following control interface signals: <code>dfi_act_n</code>, <code>dfi_cas_n</code>, <code>dfi_ras_n</code> and <code>dfi_we_n</code>. The DRAM class determines the signals applicable to a specific system.</td>
</tr>
<tr>
<td>Column Selection (CAS)</td>
<td>Column address strobe.</td>
</tr>
<tr>
<td>Data Bus Inversion (DBI)</td>
<td>A feature of the DRAM that allows read and write data to be inverted selectively before the data is transferred across the DDR data bus.</td>
</tr>
<tr>
<td>DFI Width</td>
<td>The width of the bus on the DFI interface. This is generally the same width as the DRAM bus.</td>
</tr>
<tr>
<td>DFI Bank Width</td>
<td>The number of bank bits on the DFI interface. This is generally the same number of bits as the number of bank pins on the DRAM device.</td>
</tr>
<tr>
<td>DFI Chip Select Width</td>
<td>The number of chip select bits on the DFI interface. This is generally the same number of bits as the number of chip select pins on the DRAM device.</td>
</tr>
<tr>
<td>DFI clock frequency</td>
<td>Defines the clock frequency of the MC.</td>
</tr>
<tr>
<td>DFI Control Width</td>
<td>The number of bits required to control the DRAMs, usually a single bit.</td>
</tr>
<tr>
<td>DFI Data Enable Width</td>
<td>The width of the datapath enable signals on the DFI interface. For PHYs with an 8-bit slice, this is generally 1/16th of the DFI Data Width to provide a single enable bit per memory data slice, but may be 1/4, 1/8, 1/32, or any other ratio. Bit zero corresponds to the lowest segment.</td>
</tr>
<tr>
<td>DFI Data Width</td>
<td>The width of the datapath on the DFI interface. This is generally twice the DRAM data width.</td>
</tr>
<tr>
<td>DFI data word</td>
<td>One phase of read or write data passed between the MC and the PHY. A DFI data word is twice the width of the bus between the DRAM and the PHY and corresponds to a single memory word transfer across the DFI bus.</td>
</tr>
<tr>
<td><code>dfi_rw_length</code></td>
<td>The value of the total number of DFI clocks required to transfer one DFI read or write command worth of data. For a matched frequency system: <code>dfi_rw_length</code> would typically be equal to (burst length/2).</td>
</tr>
<tr>
<td></td>
<td>For a frequency ratio system: <code>dfi_rw_length</code> would typically be equal to ((burst length/2)/frequency ratio).</td>
</tr>
<tr>
<td>DFI Read Data Valid Width</td>
<td>The width of the datapath valid signals on the DFI interface. Equivalent to the number of PHY data slices, the same width definition as the <code>dfi_rddata_en</code> signal. Bit zero corresponds to the lowest segment.</td>
</tr>
<tr>
<td>DFI Read Training Delay Width</td>
<td>The number of bits required to communicate read delay information to the PHY.</td>
</tr>
<tr>
<td>DFI Read Training Gate Delay Width</td>
<td>The number of bits required to communicate gate training delay information to the PHY.</td>
</tr>
<tr>
<td>Term</td>
<td>Definition</td>
</tr>
<tr>
<td>-------------------------------------</td>
<td>-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>DFI Read Training MC IF Width</td>
<td>The number of bits used to control the read training interface from the MC perspective. The MC Read training signals are generally fanned out such that a copy of the signal can be sent to each PHY memory data slice.</td>
</tr>
<tr>
<td>DFI Read Training PHY IF Width</td>
<td>The number of bits used to control the read training interface from the PHY perspective. The PHY may drive a signal from each memory data slice or combine the signals into a single signal.</td>
</tr>
<tr>
<td>DFI Read Training Response Width</td>
<td>The number of bits used to communicate read training status to the MC. The PHY Read Training response may be one bit per memory data slice or one bit per bit on the memory data bus. If this width is the same width as the memory data bus, gate training information should be returned on the lowest bit of each data slice.</td>
</tr>
<tr>
<td>DFI Training Interface</td>
<td>Utilized when DFI Training Mode is enabled. The DFI training interface has three operations: gate training, read data eye training, and write leveling. Gate training and read data eye training are referred to collectively as “read training”. The training operation used is determined by the memory type and whether the system is using read signals or write signals.</td>
</tr>
<tr>
<td>DFI Write Leveling Delay Width</td>
<td>The number of bits required to communicate write delay information to the PHY.</td>
</tr>
<tr>
<td>DFI Write Leveling MC IF Width</td>
<td>The number of bits used to control the write leveling interface from the MC perspective. The MC Write Leveling signals are generally fanned out such that a copy of the signal can be sent to each PHY memory data slice.</td>
</tr>
<tr>
<td>DFI Write Leveling PHY IF Width</td>
<td>The number of bits used to control the write leveling interface from the PHY perspective. The PHY may drive a signal from each memory data slice or combine the signals into a single signal.</td>
</tr>
<tr>
<td>DFI Write Leveling Response Width</td>
<td>The number of bits used to communicate write leveling status to the MC. The PHY should drive a single bit per memory data slice.</td>
</tr>
<tr>
<td>DQ</td>
<td>The bi-directional bus that transfers read and write data to the DRAM.</td>
</tr>
<tr>
<td>DQS</td>
<td>The bi-directional data strobe bus transmitted to and from the DRAM.</td>
</tr>
<tr>
<td>Frequency Ratio</td>
<td>In a frequency ratio system, the MC and the PHY operate at a common frequency ratio of 1:2 or 1:4; the PHY must be able to accept a command on any and all phases. The frequency ratio depends on the relationship of the reference clocks for the MC and the PHY.</td>
</tr>
<tr>
<td></td>
<td>Phase-specific signals with a suffix of “_pN” with the phase number N (e.g., dfi_wrdata_pN) replace the matched frequency control, write data, read data and status interface enable signals. Phase-specific signals allow the MC to drive multiple commands in a single clock cycle.</td>
</tr>
<tr>
<td></td>
<td>Data word-specific signals with a suffix of “_wN” with the DFI data word number N (e.g., dfi_rddata_wN) replace the matched frequency read data interface signals to distinguish how memory words are transferred across the DFI bus.</td>
</tr>
<tr>
<td></td>
<td>Variable pulse width-specific signals with a suffix of “aN”, with the PHY clock cycle N (e.g., dfi_alert_n_aN), replace the matched frequency status interface signals to maintain the pulse width during transmission of error signals from the memory system to the PHY. For all signal types, the suffix for phase 0/data word 0/clock cycle 0 is optional. For more information on frequency ratios, refer to Section 4.8, “Frequency Ratios Across the DFI”. For all signal types, the suffix for phase 0/word 0/clock cycle 0 is optional. For more information on frequency ratios, refer to Section 4.8, “Frequency Ratios Across the DFI”.</td>
</tr>
<tr>
<td>Term</td>
<td>Definition</td>
</tr>
<tr>
<td>------------------------------</td>
<td>-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Gate Training</td>
<td>An operation utilizing the MPR feature of the DRAM to center the DQS gate in the read data preamble.</td>
</tr>
<tr>
<td>Idle</td>
<td>The DFI bus is considered idle when the control interface is not sending any commands and all read and write data has transferred on the DFI bus, reached its destination (DRAM or MC), and the write data transfer has completed on the DRAM bus.</td>
</tr>
<tr>
<td>Matched Frequency</td>
<td>In a matched frequency system, the MC and the PHY operate at a common frequency ratio of 1:1.</td>
</tr>
<tr>
<td>MC</td>
<td>DDR Memory Controller logic</td>
</tr>
<tr>
<td>PHY</td>
<td>DDR Physical Interface logic</td>
</tr>
<tr>
<td>PHY Data Word</td>
<td>One phase of read or write data passed between the PHY and the DRAM. A PHY data word is the width of the bus between the PHY and the DRAM and corresponds to a single memory word transfer across the DFI bus. A PHY data word is half the width of a DFI data word.</td>
</tr>
<tr>
<td>DFI PHY clock frequency</td>
<td>Defines the period of the clock frequency of the PHY. For matched systems, this is the same as the period of the DFI clock frequency. For frequency ratio systems, the period of the PHY DFI clock frequency must be 1/2 or 1/4 the period of the DFI clock frequency. These clocks must be aligned in phase.</td>
</tr>
<tr>
<td>Read data eye training</td>
<td>An operation utilizing the MPR feature of the DRAM to center the DQS in the read data eye.</td>
</tr>
<tr>
<td>Read training</td>
<td>May refer to either gate training, data eye training, or both.</td>
</tr>
<tr>
<td>Row Selection (RAS)</td>
<td>Row address strobe.</td>
</tr>
<tr>
<td>Unit interval (UI)</td>
<td>Half of a data word; the number of DRAM data words in one DRAM burst. NOTE: With DDR DRAM devices, the number of DRAM data words is 2x the number of DFI data words.</td>
</tr>
<tr>
<td>Variable pulse width-specific signals</td>
<td>Differentiated with a suffix of “aN”, with the PHY clock cycle N (e.g., $\text{dfi_alert_n_aN}$), variable pulse width-specific signals replace status interface matched frequency signals to maintain the pulse width during transmission of error signals from the memory system to the PHY.</td>
</tr>
<tr>
<td>Write leveling</td>
<td>A feature of the DRAM used to adjust the relationship between the DQS and the DRAM clock.</td>
</tr>
</tbody>
</table>